/** @defgroup pwr_file PWR peripheral API * * @ingroup peripheral_apis * * @brief libopencm3 STM32L4xx Power Control * * @version 1.0.0 * * @author @htmlonly © @endhtmlonly 2016 Benjamin Levine * * @date 4 March 2013 * * This library supports the power control system for the * STM32L4 series of ARM Cortex Microcontrollers by ST Microelectronics. * * LGPL License Terms @ref lgpl_license */ /* * This file is part of the libopencm3 project. * * Copyright (C) 2016 Benjamin Levine * * This library is free software: you can redistribute it and/or modify * it under the terms of the GNU Lesser General Public License as published by * the Free Software Foundation, either version 3 of the License, or * (at your option) any later version. * * This library is distributed in the hope that it will be useful, * but WITHOUT ANY WARRANTY; without even the implied warranty of * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the * GNU Lesser General Public License for more details. * * You should have received a copy of the GNU Lesser General Public License * along with this library. If not, see . */ /**@{*/ #include void pwr_set_vos_scale(enum pwr_vos_scale scale) { uint32_t reg32; reg32 = PWR_CR1; reg32 &= ~(PWR_CR1_VOS_MASK << PWR_CR1_VOS_SHIFT); switch (scale) { case PWR_SCALE1: reg32 |= (PWR_CR1_VOS_RANGE_1 << PWR_CR1_VOS_SHIFT); break; case PWR_SCALE2: reg32 |= (PWR_CR1_VOS_RANGE_2 << PWR_CR1_VOS_SHIFT); break; } PWR_CR1 = reg32; } /** Disable Backup Domain Write Protection * * This allows backup domain registers to be changed. These registers are write * protected after a reset. */ void pwr_disable_backup_domain_write_protect(void) { PWR_CR1 |= PWR_CR1_DBP; } /** Re-enable Backup Domain Write Protection * * This protects backup domain registers from inadvertent change. */ void pwr_enable_backup_domain_write_protect(void) { PWR_CR1 &= ~PWR_CR1_DBP; } /**@}*/