2011-02-14 17:48:42 +02:00
|
|
|
/*
|
2011-06-09 18:48:44 +03:00
|
|
|
* fw/board.c - Board-specific functions (for boot loader and application)
|
2011-02-14 17:48:42 +02:00
|
|
|
*
|
|
|
|
* Written 2011 by Werner Almesberger
|
|
|
|
* Copyright 2011 Werner Almesberger
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or modify
|
|
|
|
* it under the terms of the GNU General Public License as published by
|
|
|
|
* the Free Software Foundation; either version 2 of the License, or
|
|
|
|
* (at your option) any later version.
|
|
|
|
*/
|
|
|
|
|
|
|
|
|
|
|
|
#include <stdint.h>
|
|
|
|
|
|
|
|
#include <avr/io.h>
|
|
|
|
#include <avr/interrupt.h>
|
2011-05-10 23:23:08 +03:00
|
|
|
#include <avr/boot.h>
|
2011-02-14 17:48:42 +02:00
|
|
|
|
|
|
|
#define F_CPU 8000000UL
|
|
|
|
#include <util/delay.h>
|
|
|
|
|
2011-05-10 23:23:08 +03:00
|
|
|
#include "usb.h"
|
2011-02-14 17:48:42 +02:00
|
|
|
#include "at86rf230.h"
|
|
|
|
#include "board.h"
|
|
|
|
#include "spi.h"
|
|
|
|
|
|
|
|
|
2011-05-10 23:23:08 +03:00
|
|
|
uint8_t board_sernum[42] = { 42, USB_DT_STRING };
|
|
|
|
|
|
|
|
|
2011-02-14 17:48:42 +02:00
|
|
|
static void set_clkm(void)
|
|
|
|
{
|
|
|
|
/* switch CLKM to 8 MHz */
|
|
|
|
|
|
|
|
/*
|
|
|
|
* @@@ Note: Atmel advise against changing the external clock in
|
|
|
|
* mid-flight. We should therefore switch to the RC clock first, then
|
|
|
|
* crank up the external clock, and finally switch back to the external
|
|
|
|
* clock. The clock switching procedure is described in the ATmega32U2
|
|
|
|
* data sheet in secton 8.2.2.
|
|
|
|
*/
|
|
|
|
|
|
|
|
spi_begin();
|
|
|
|
spi_send(AT86RF230_REG_WRITE | REG_TRX_CTRL_0);
|
|
|
|
spi_send(CLKM_CTRL_8MHz);
|
|
|
|
spi_end();
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
|
|
void reset_rf(void)
|
|
|
|
{
|
2011-06-04 15:40:34 +03:00
|
|
|
/* set up all the outputs; default port value is 0 */
|
|
|
|
|
|
|
|
DDRB = 0;
|
|
|
|
DDRC = 0;
|
|
|
|
DDRD = 0;
|
|
|
|
PORTB = 0;
|
|
|
|
PORTC = 0;
|
|
|
|
PORTD = 0;
|
|
|
|
|
|
|
|
OUT(LED);
|
|
|
|
OUT(nRST_RF); /* this also resets the transceiver */
|
|
|
|
OUT(SLP_TR);
|
|
|
|
|
|
|
|
spi_init();
|
|
|
|
|
2011-02-14 17:48:42 +02:00
|
|
|
/* AT86RF231 data sheet, 12.4.13, reset pulse width: 625 ns (min) */
|
|
|
|
|
|
|
|
CLR(nRST_RF);
|
2011-06-10 02:55:33 +03:00
|
|
|
_delay_us(2);
|
2011-02-14 17:48:42 +02:00
|
|
|
SET(nRST_RF);
|
|
|
|
|
|
|
|
/* 12.4.14: SPI access latency after reset: 625 ns (min) */
|
|
|
|
|
2011-06-10 02:55:33 +03:00
|
|
|
_delay_us(2);
|
2011-02-14 17:48:42 +02:00
|
|
|
|
|
|
|
/* we must restore TRX_CTRL_0 after each reset (9.6.4) */
|
|
|
|
|
|
|
|
set_clkm();
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
|
|
void led(int on)
|
|
|
|
{
|
|
|
|
if (on)
|
|
|
|
SET(LED);
|
|
|
|
else
|
|
|
|
CLR(LED);
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
|
|
void panic(void)
|
|
|
|
{
|
|
|
|
cli();
|
|
|
|
while (1) {
|
|
|
|
SET(LED);
|
|
|
|
_delay_ms(100);
|
|
|
|
CLR(LED);
|
|
|
|
_delay_ms(100);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
|
2011-05-10 23:23:08 +03:00
|
|
|
static char hex(uint8_t nibble)
|
|
|
|
{
|
|
|
|
return nibble < 10 ? '0'+nibble : 'a'+nibble-10;
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
|
|
static void get_sernum(void)
|
|
|
|
{
|
|
|
|
uint8_t sig;
|
|
|
|
int i;
|
|
|
|
|
|
|
|
for (i = 0; i != 10; i++) {
|
|
|
|
sig = boot_signature_byte_get(i+0xe);
|
|
|
|
board_sernum[(i << 2)+2] = hex(sig >> 4);
|
|
|
|
board_sernum[(i << 2)+4] = hex(sig & 0xf);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
|
2011-02-14 17:48:42 +02:00
|
|
|
void board_init(void)
|
|
|
|
{
|
2011-05-10 05:52:00 +03:00
|
|
|
/* Disable the watchdog timer */
|
|
|
|
|
|
|
|
MCUSR = 0; /* Remove override */
|
|
|
|
WDTCSR |= 1 << WDCE; /* Enable change */
|
|
|
|
WDTCSR = 1 << WDCE; /* Disable watchdog while still enabling
|
|
|
|
change */
|
|
|
|
|
2011-02-14 17:48:42 +02:00
|
|
|
/* We start with a 1 MHz/8 clock. Disable the prescaler. */
|
|
|
|
|
|
|
|
CLKPR = 1 << CLKPCE;
|
|
|
|
CLKPR = 0;
|
|
|
|
|
2011-05-10 23:23:08 +03:00
|
|
|
get_sernum();
|
2011-02-14 17:48:42 +02:00
|
|
|
}
|