2006-11-09 09:35:27 +02:00
|
|
|
#ifndef __DIAG_GPIO_H
|
|
|
|
#define __DIAG_GPIO_H
|
2011-08-04 23:08:57 +03:00
|
|
|
|
2007-03-14 03:19:24 +02:00
|
|
|
#include <linux/interrupt.h>
|
2011-08-04 23:08:57 +03:00
|
|
|
#include <linux/ssb/ssb_embedded.h>
|
2008-05-21 01:33:45 +03:00
|
|
|
#include <linux/gpio.h>
|
2011-08-04 23:08:57 +03:00
|
|
|
#include <bcm47xx.h>
|
|
|
|
|
|
|
|
static inline u32 gpio_in(void)
|
|
|
|
{
|
|
|
|
switch (bcm47xx_bus_type) {
|
|
|
|
#ifdef CONFIG_BCM47XX_SSB
|
|
|
|
case BCM47XX_BUS_TYPE_SSB:
|
|
|
|
return ssb_gpio_in(&bcm47xx_bus.ssb, ~0);
|
|
|
|
#endif
|
|
|
|
#ifdef CONFIG_BCM47XX_BCMA
|
|
|
|
case BCM47XX_BUS_TYPE_BCMA:
|
|
|
|
return bcma_chipco_gpio_in(&bcm47xx_bus.bcma.bus.drv_cc, ~0);
|
|
|
|
#endif
|
|
|
|
}
|
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline u32 gpio_out(u32 mask, u32 value)
|
|
|
|
{
|
|
|
|
switch (bcm47xx_bus_type) {
|
|
|
|
#ifdef CONFIG_BCM47XX_SSB
|
|
|
|
case BCM47XX_BUS_TYPE_SSB:
|
|
|
|
return ssb_gpio_out(&bcm47xx_bus.ssb, mask, value);
|
|
|
|
#endif
|
|
|
|
#ifdef CONFIG_BCM47XX_BCMA
|
|
|
|
case BCM47XX_BUS_TYPE_BCMA:
|
|
|
|
return bcma_chipco_gpio_out(&bcm47xx_bus.bcma.bus.drv_cc, mask, value);
|
|
|
|
#endif
|
|
|
|
}
|
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline u32 gpio_outen(u32 mask, u32 value)
|
|
|
|
{
|
|
|
|
switch (bcm47xx_bus_type) {
|
|
|
|
#ifdef CONFIG_BCM47XX_SSB
|
|
|
|
case BCM47XX_BUS_TYPE_SSB:
|
|
|
|
ssb_gpio_outen(&bcm47xx_bus.ssb, mask, value);
|
|
|
|
return 0;
|
|
|
|
#endif
|
|
|
|
#ifdef CONFIG_BCM47XX_BCMA
|
|
|
|
case BCM47XX_BUS_TYPE_BCMA:
|
|
|
|
bcma_chipco_gpio_outen(&bcm47xx_bus.bcma.bus.drv_cc, mask, value);
|
|
|
|
return 0;
|
|
|
|
#endif
|
|
|
|
}
|
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline u32 gpio_control(u32 mask, u32 value)
|
|
|
|
{
|
|
|
|
switch (bcm47xx_bus_type) {
|
|
|
|
#ifdef CONFIG_BCM47XX_SSB
|
|
|
|
case BCM47XX_BUS_TYPE_SSB:
|
|
|
|
return ssb_gpio_control(&bcm47xx_bus.ssb, mask, value);
|
|
|
|
#endif
|
|
|
|
#ifdef CONFIG_BCM47XX_BCMA
|
|
|
|
case BCM47XX_BUS_TYPE_BCMA:
|
|
|
|
return bcma_chipco_gpio_control(&bcm47xx_bus.bcma.bus.drv_cc, mask, value);
|
|
|
|
#endif
|
|
|
|
}
|
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline u32 gpio_setintmask(u32 mask, u32 value)
|
|
|
|
{
|
|
|
|
switch (bcm47xx_bus_type) {
|
|
|
|
#ifdef CONFIG_BCM47XX_SSB
|
|
|
|
case BCM47XX_BUS_TYPE_SSB:
|
|
|
|
return ssb_gpio_intmask(&bcm47xx_bus.ssb, mask, value);
|
|
|
|
#endif
|
|
|
|
#ifdef CONFIG_BCM47XX_BCMA
|
|
|
|
case BCM47XX_BUS_TYPE_BCMA:
|
|
|
|
return bcma_chipco_gpio_intmask(&bcm47xx_bus.bcma.bus.drv_cc, mask, value);
|
|
|
|
#endif
|
|
|
|
}
|
|
|
|
return -EINVAL;
|
|
|
|
}
|
2007-03-14 03:19:24 +02:00
|
|
|
|
2011-08-04 23:08:57 +03:00
|
|
|
static inline u32 gpio_intpolarity(u32 mask, u32 value)
|
|
|
|
{
|
|
|
|
switch (bcm47xx_bus_type) {
|
|
|
|
#ifdef CONFIG_BCM47XX_SSB
|
|
|
|
case BCM47XX_BUS_TYPE_SSB:
|
|
|
|
return ssb_gpio_polarity(&bcm47xx_bus.ssb, mask, value);
|
2011-06-29 01:21:57 +03:00
|
|
|
#endif
|
2011-08-04 23:08:57 +03:00
|
|
|
#ifdef CONFIG_BCM47XX_BCMA
|
|
|
|
case BCM47XX_BUS_TYPE_BCMA:
|
|
|
|
return bcma_chipco_gpio_polarity(&bcm47xx_bus.bcma.bus.drv_cc, mask, value);
|
|
|
|
#endif
|
|
|
|
}
|
|
|
|
return -EINVAL;
|
|
|
|
}
|
2007-03-14 03:19:24 +02:00
|
|
|
|
2011-08-04 23:08:57 +03:00
|
|
|
#ifdef CONFIG_BCM47XX_SSB
|
2008-02-19 15:52:57 +02:00
|
|
|
static inline u32 __ssb_write32_masked(struct ssb_device *dev, u16 offset,
|
|
|
|
u32 mask, u32 value)
|
|
|
|
{
|
|
|
|
value &= mask;
|
|
|
|
value |= ssb_read32(dev, offset) & ~mask;
|
|
|
|
ssb_write32(dev, offset, value);
|
|
|
|
return value;
|
|
|
|
}
|
2011-08-04 23:08:57 +03:00
|
|
|
#endif
|
|
|
|
|
|
|
|
#ifdef CONFIG_BCM47XX_BCMA
|
|
|
|
static inline u32 __bcma_write32_masked(struct bcma_device *dev, u16 offset,
|
|
|
|
u32 mask, u32 value)
|
|
|
|
{
|
|
|
|
value &= mask;
|
|
|
|
value |= bcma_read32(dev, offset) & ~mask;
|
|
|
|
bcma_write32(dev, offset, value);
|
|
|
|
return value;
|
|
|
|
}
|
|
|
|
#endif
|
2008-02-19 15:52:57 +02:00
|
|
|
|
2007-06-25 11:32:25 +03:00
|
|
|
static void gpio_set_irqenable(int enabled, irqreturn_t (*handler)(int, void *))
|
2007-03-14 03:19:24 +02:00
|
|
|
{
|
|
|
|
int irq;
|
|
|
|
|
2008-05-21 01:33:45 +03:00
|
|
|
irq = gpio_to_irq(0);
|
|
|
|
if (irq == -EINVAL) return;
|
2007-03-14 03:19:24 +02:00
|
|
|
|
2007-06-25 11:32:25 +03:00
|
|
|
if (enabled) {
|
|
|
|
if (request_irq(irq, handler, IRQF_SHARED | IRQF_SAMPLE_RANDOM, "gpio", handler))
|
|
|
|
return;
|
|
|
|
} else {
|
2007-03-14 03:19:24 +02:00
|
|
|
free_irq(irq, handler);
|
2007-06-25 11:32:25 +03:00
|
|
|
}
|
2007-03-14 03:19:24 +02:00
|
|
|
|
2011-08-04 23:08:57 +03:00
|
|
|
switch (bcm47xx_bus_type) {
|
|
|
|
#ifdef CONFIG_BCM47XX_SSB
|
|
|
|
case BCM47XX_BUS_TYPE_SSB:
|
|
|
|
if (bcm47xx_bus.ssb.chipco.dev)
|
|
|
|
__ssb_write32_masked(bcm47xx_bus.ssb.chipco.dev, SSB_CHIPCO_IRQMASK, SSB_CHIPCO_IRQ_GPIO, (enabled ? SSB_CHIPCO_IRQ_GPIO : 0));
|
|
|
|
#endif
|
|
|
|
#ifdef CONFIG_BCM47XX_BCMA
|
|
|
|
case BCM47XX_BUS_TYPE_BCMA:
|
|
|
|
if (bcm47xx_bus.bcma.bus.drv_cc.core)
|
|
|
|
__bcma_write32_masked(bcm47xx_bus.bcma.bus.drv_cc.core, BCMA_CC_IRQMASK, BCMA_CC_IRQ_GPIO, (enabled ? BCMA_CC_IRQ_GPIO : 0));
|
|
|
|
#endif
|
|
|
|
}
|
2007-03-14 03:19:24 +02:00
|
|
|
}
|
|
|
|
|
|
|
|
#define EXTIF_ADDR 0x1f000000
|
|
|
|
#define EXTIF_UART (EXTIF_ADDR + 0x00800000)
|
|
|
|
|
|
|
|
#define GPIO_TYPE_NORMAL (0x0 << 24)
|
|
|
|
#define GPIO_TYPE_EXTIF (0x1 << 24)
|
|
|
|
#define GPIO_TYPE_MASK (0xf << 24)
|
|
|
|
|
2006-11-09 09:35:27 +02:00
|
|
|
static inline void gpio_set_extif(int gpio, int value)
|
|
|
|
{
|
|
|
|
volatile u8 *addr = (volatile u8 *) KSEG1ADDR(EXTIF_UART) + (gpio & ~GPIO_TYPE_MASK);
|
|
|
|
if (value)
|
|
|
|
*addr = 0xFF;
|
|
|
|
else
|
|
|
|
*addr;
|
|
|
|
}
|
|
|
|
|
2007-03-14 03:19:24 +02:00
|
|
|
#endif /* __DIAG_GPIO_H */
|