# EESchema Netlist Version 1.1 created Thu 04 Nov 2010 08:52:02 PM COT ( ( /4CB0D95D/4CBAFE50 header25x2_smd_2mm P1 CONN_25X2 {Lib=CONN_25X2} ( 1 /FPGA,_Port0,_Port2,_PROG_IF/FPGA_BANK0_IO_8 ) ( 2 /FPGA_GPIOS/FPGA_BANK0_IO_1 ) ( 3 GND ) ( 4 /FPGA,_Port0,_Port2,_PROG_IF/FPGA_BANK0_IO_9 ) ( 5 VCCO2 ) ( 6 /FPGA_GPIOS/FPGA_BANK0_IO_14 ) ( 7 /FPGA_GPIOS/FPGA_BANK0_IO_10 ) ( 8 /FPGA_GPIOS/FPGA_BANK0_IO_15 ) ( 9 /FPGA,_Port0,_Port2,_PROG_IF/FPGA_BANK0_IO_11 ) ( 10 /FPGA,_Port0,_Port2,_PROG_IF/FPGA_BANK0_IO_3 ) ( 11 /FPGA,_Port0,_Port2,_PROG_IF/FPGA_BANK0_IO_5 ) ( 12 /FPGA,_Port0,_Port2,_PROG_IF/FPGA_BANK0_IO_18 ) ( 13 /FPGA,_Port0,_Port2,_PROG_IF/FPGA_BANK0_IO_17 ) ( 14 /FPGA_GPIOS/FPGA_BANK0_IO_21 ) ( 15 /FPGA_GPIOS/FPGA_BANK0_IO_20 ) ( 16 /FPGA_GPIOS/FPGA_BANK0_IO_24 ) ( 17 /FPGA_GPIOS/FPGA_BANK0_IO_28 ) ( 18 /FPGA_GPIOS/FPGA_BANK0_IO_29 ) ( 19 /FPGA_GPIOS/FPGA_BANK0_IO_22 ) ( 20 /FPGA_GPIOS/FPGA_BANK0_IO_30 ) ( 21 /FPGA,_Port0,_Port2,_PROG_IF/FPGA_BANK0_IO_27 ) ( 22 /FPGA_GPIOS/FPGA_BANK0_IO_25 ) ( 23 /FPGA_GPIOS/FPGA_BANK0_IO_39 ) ( 24 /FPGA_GPIOS/FPGA_BANK0_IO_33 ) ( 25 /FPGA,_Port0,_Port2,_PROG_IF/FPGA_BANK0_IO_2 ) ( 26 /FPGA,_Port0,_Port2,_PROG_IF/FPGA_BANK0_IO_32 ) ( 27 /FPGA,_Port0,_Port2,_PROG_IF/FPGA_BANK0_IO_7 ) ( 28 /FPGA_GPIOS/FPGA_BANK0_IO_6 ) ( 29 /FPGA_GPIOS/FPGA_BANK0_IO_12 ) ( 30 /FPGA,_Port0,_Port2,_PROG_IF/FPGA_BANK0_IO_36 ) ( 31 /FPGA,_Port0,_Port2,_PROG_IF/FPGA_BANK0_IO_44 ) ( 32 /FPGA_GPIOS/FPGA_BANK0_IO_40 ) ( 33 /FPGA_GPIOS/FPGA_BANK0_IO_47 ) ( 34 /FPGA,_Port0,_Port2,_PROG_IF/FPGA_BANK0_IO_43 ) ( 35 /FPGA,_Port0,_Port2,_PROG_IF/FPGA_BANK0_IO_45 ) ( 36 /FPGA_GPIOS/FPGA_BANK0_IO_46 ) ( 37 /FPGA,_Port0,_Port2,_PROG_IF/FPGA_BANK0_IO_52 ) ( 38 /FPGA,_Port0,_Port2,_PROG_IF/FPGA_BANK0_IO_50 ) ( 39 /FPGA,_Port0,_Port2,_PROG_IF/FPGA_BANK0_IO_56 ) ( 40 /FPGA_GPIOS/FPGA_BANK0_IO_48 ) ( 41 ? ) ( 42 ? ) ( 43 ? ) ( 44 ? ) ( 45 ? ) ( 46 ? ) ( 47 ? ) ( 48 ? ) ( 49 ? ) ( 50 ? ) ) ( /4C9E2AF4/4CAF29D5 $noname MP1 M12-TU400A {Lib=M12-TU400A} ( 1 ? ) ( 2 ? ) ) ( /4C9E2AF4/4C9E3C76 $noname C140 100nF {Lib=C} ( 1 +2.8_VDDIO ) ( 2 GND ) ) ( /4C9E2AF4/4C9E3C71 $noname C142 100nF {Lib=C} ( 1 +2.8_VDDIO ) ( 2 GND ) ) ( /4C9E2AF4/4C9E3C70 $noname C144 10uF {Lib=CAPAPOL} ( 1 +2.8_VDDIO ) ( 2 GND ) ) ( /4C9E2AF4/4C9E3C6F $noname C143 100nF {Lib=C} ( 1 +2.8_VDDIO ) ( 2 GND ) ) ( /4C9E2AF4/4C9E3C6E $noname C141 100nF {Lib=C} ( 1 +2.8_VDDIO ) ( 2 GND ) ) ( /4C9E2AF4/4C9E3C65 $noname C136 100nF {Lib=C} ( 1 /Image_Sensor/+1.8_VDD ) ( 2 GND ) ) ( /4C9E2AF4/4C9E3C5F $noname C138 100nF {Lib=C} ( 1 /Image_Sensor/+1.8_VDD ) ( 2 GND ) ) ( /4C9E2AF4/4C9E3C5E $noname C139 10uF {Lib=CAPAPOL} ( 1 /Image_Sensor/+1.8_VDD ) ( 2 GND ) ) ( /4C9E2AF4/4C9E3C5D $noname C137 100nF {Lib=C} ( 1 /Image_Sensor/+1.8_VDD ) ( 2 GND ) ) ( /4C9E2AF4/4C9E3C32 $noname C133 100nF {Lib=C} ( 1 +2.8_VAA ) ( 2 AGND ) ) ( /4C9E2AF4/4C9E3C2E $noname C135 10uF {Lib=CAPAPOL} ( 1 +2.8_VAA ) ( 2 AGND ) ) ( /4C9E2AF4/4C9E3C2D $noname C134 100nF {Lib=C} ( 1 +2.8_VAA ) ( 2 AGND ) ) ( /4C9E2AF4/4C9E3C27 $noname C131 100nF {Lib=C} ( 1 +2.8_VAAPIX ) ( 2 AGND ) ) ( /4C9E2AF4/4C9E3C26 $noname C132 10uF {Lib=CAPAPOL} ( 1 +2.8_VAAPIX ) ( 2 AGND ) ) ( /4C9E2AF4/4C9E3C04 $noname C130 10uF {Lib=CAPAPOL} ( 1 +2.8_VDDPLL ) ( 2 GND ) ) ( /4C9E2AF4/4C9E3C00 $noname C129 100nF {Lib=C} ( 1 +2.8_VDDPLL ) ( 2 GND ) ) ( /4C9E2AF4/4C9E3B7C $noname U24 MT9M033 {Lib=MT9M033} ( 1 /FPGA,_Port0,_Port2,_PROG_IF/IS_DOUT4 ) ( 2 /Image_Sensor/IS_DOUT5 ) ( 3 /FPGA,_Port0,_Port2,_PROG_IF/IS_DOUT6 ) ( 4 +2.8_VDDPLL ) ( 5 /FPGA,_Port0,_Port2,_PROG_IF/IS_EXTCLK ) ( 6 GND ) ( 7 /FPGA,_Port0,_Port2,_PROG_IF/IS_DOUT7 ) ( 8 /Image_Sensor/IS_DOUT8 ) ( 9 /FPGA,_Port0,_Port2,_PROG_IF/IS_DOUT9 ) ( 10 /Image_Sensor/IS_DOUT10 ) ( 11 /Image_Sensor/IS_DOUT11 ) ( 12 +2.8_VDDIO ) ( 13 /Image_Sensor/IS_PIXEL ) ( 14 /Image_Sensor/+1.8_VDD ) ( 15 /Image_Sensor/IS_SCL ) ( 16 /FPGA,_Port0,_Port2,_PROG_IF/IS_SDA ) ( 17 /Image_Sensor/IS_RESET_N ) ( 18 +2.8_VDDIO ) ( 19 /Image_Sensor/+1.8_VDD ) ( 20 ? ) ( 21 ? ) ( 22 /FPGA,_Port0,_Port2,_PROG_IF/IS_STANDBY ) ( 23 /FPGA,_Port0,_Port2,_PROG_IF/IS_OE_N ) ( 24 /Image_Sensor/IS_I2C_ADDR ) ( 25 /FPGA,_Port0,_Port2,_PROG_IF/IS_TEST ) ( 26 /Image_Sensor/IS_FLASH ) ( 27 /Image_Sensor/IS_TRIGGER ) ( 28 /Image_Sensor/IS_FRAME ) ( 29 /FPGA,_Port0,_Port2,_PROG_IF/IS_LINE ) ( 30 GND ) ( 31 ? ) ( 32 ? ) ( 33 ? ) ( 34 +2.8_VAA ) ( 35 AGND ) ( 36 +2.8_VAA ) ( 37 +2.8_VAAPIX ) ( 38 +2.8_VAAPIX ) ( 39 AGND ) ( 40 +2.8_VAA ) ( 41 ? ) ( 42 ? ) ( 43 ? ) ( 44 GND ) ( 45 /FPGA,_Port0,_Port2,_PROG_IF/IS_DOUT0 ) ( 46 /FPGA,_Port0,_Port2,_PROG_IF/IS_DOUT1 ) ( 47 /FPGA,_Port0,_Port2,_PROG_IF/IS_DOUT2 ) ( 48 /Image_Sensor/IS_DOUT3 ) ) ( /4C9E2B0F/4CD34ACB $noname FB3 FILTER {Lib=FILTER} ( 1 AGND ) ( 2 GND ) ) ( /4C9E2B0F/4C9E2BAA $noname C107 10uF {Lib=CAPAPOL} ( 1 +BATT ) ( 2 GND ) ) ( /4C9E2B0F/4C9E2BA9 $noname C110 10nF {Lib=C} ( 1 N-000472 ) ( 2 GND ) ) ( /4C9E2B0F/4C9E2BA8 $noname R64 R {Lib=R} ( 1 N-000469 ) ( 2 GND ) ) ( /4C9E2B0F/4C9E2BA7 $noname R63 R {Lib=R} ( 1 /Image_Sensor/+1.8_VDD ) ( 2 N-000469 ) ) ( /4C9E2B0F/4C9E2BA6 $noname C116 10uF {Lib=CAPAPOL} ( 1 /Image_Sensor/+1.8_VDD ) ( 2 GND ) ) ( /4C9E2B0F/4C9E2BA5 $noname C113 22pF {Lib=C} ( 1 /Image_Sensor/+1.8_VDD ) ( 2 N-000469 ) ) ( /4C9E2B0F/4C9E2BA4 $noname U20 TPS793XX {Lib=TPS793XX} ( 1 +BATT ) ( 2 GND ) ( 3 +BATT ) ( 4 N-000472 ) ( 5 N-000469 ) ( 6 /Image_Sensor/+1.8_VDD ) ) ( /4C9E2B0F/4C9E2B96 $noname U23 TPS793XX {Lib=TPS793XX} ( 1 +BATT ) ( 2 GND ) ( 3 +BATT ) ( 4 N-000471 ) ( 5 N-000470 ) ( 6 +2.8_VDDPLL ) ) ( /4C9E2B0F/4C9E2B95 $noname C125 22pF {Lib=C} ( 1 +2.8_VDDPLL ) ( 2 N-000470 ) ) ( /4C9E2B0F/4C9E2B94 $noname C128 10uF {Lib=CAPAPOL} ( 1 +2.8_VDDPLL ) ( 2 GND ) ) ( /4C9E2B0F/4C9E2B93 $noname R67 R {Lib=R} ( 1 +2.8_VDDPLL ) ( 2 N-000470 ) ) ( /4C9E2B0F/4C9E2B92 $noname R68 R {Lib=R} ( 1 N-000470 ) ( 2 GND ) ) ( /4C9E2B0F/4C9E2B91 $noname C121 10nF {Lib=C} ( 1 N-000471 ) ( 2 GND ) ) ( /4C9E2B0F/4C9E2B90 $noname C118 10uF {Lib=CAPAPOL} ( 1 +BATT ) ( 2 GND ) ) ( /4C9E2B0F/4C9E2B86 $noname C117 10uF {Lib=CAPAPOL} ( 1 +BATT ) ( 2 GND ) ) ( /4C9E2B0F/4C9E2B85 $noname C120 10nF {Lib=C} ( 1 N-000468 ) ( 2 GND ) ) ( /4C9E2B0F/4C9E2B84 $noname R66 R {Lib=R} ( 1 N-000465 ) ( 2 GND ) ) ( /4C9E2B0F/4C9E2B83 $noname R65 R {Lib=R} ( 1 +2.8_VDDIO ) ( 2 N-000465 ) ) ( /4C9E2B0F/4C9E2B82 $noname C127 10uF {Lib=CAPAPOL} ( 1 +2.8_VDDIO ) ( 2 GND ) ) ( /4C9E2B0F/4C9E2B81 $noname C124 22pF {Lib=C} ( 1 +2.8_VDDIO ) ( 2 N-000465 ) ) ( /4C9E2B0F/4C9E2B80 $noname U22 TPS793XX {Lib=TPS793XX} ( 1 +BATT ) ( 2 GND ) ( 3 +BATT ) ( 4 N-000468 ) ( 5 N-000465 ) ( 6 +2.8_VDDIO ) ) ( /4C9E2B0F/4C9E2B72 $noname U19 TPS793XX {Lib=TPS793XX} ( 1 +BATT ) ( 2 AGND ) ( 3 +BATT ) ( 4 N-000467 ) ( 5 N-000466 ) ( 6 +2.8_VAAPIX ) ) ( /4C9E2B0F/4C9E2B71 $noname C112 22pF {Lib=C} ( 1 +2.8_VAAPIX ) ( 2 N-000466 ) ) ( /4C9E2B0F/4C9E2B70 $noname C115 10uF {Lib=CAPAPOL} ( 1 +2.8_VAAPIX ) ( 2 AGND ) ) ( /4C9E2B0F/4C9E2B6F $noname R61 R {Lib=R} ( 1 +2.8_VAAPIX ) ( 2 N-000466 ) ) ( /4C9E2B0F/4C9E2B6E $noname R62 R {Lib=R} ( 1 N-000466 ) ( 2 AGND ) ) ( /4C9E2B0F/4C9E2B6D $noname C109 10nF {Lib=C} ( 1 N-000467 ) ( 2 AGND ) ) ( /4C9E2B0F/4C9E2B6C $noname C106 10uF {Lib=CAPAPOL} ( 1 +BATT ) ( 2 AGND ) ) ( /4C9E2B0F/4C9E28CB $noname C105 10uF {Lib=CAPAPOL} ( 1 +BATT ) ( 2 AGND ) ) ( /4C9E2B0F/4C9E28C1 $noname C108 10nF {Lib=C} ( 1 N-000473 ) ( 2 AGND ) ) ( /4C9E2B0F/4C9E289D $noname R60 R {Lib=R} ( 1 N-000474 ) ( 2 AGND ) ) ( /4C9E2B0F/4C9E287F $noname R59 R {Lib=R} ( 1 +2.8_VAA ) ( 2 N-000474 ) ) ( /4C9E2B0F/4C9E286D $noname C114 10uF {Lib=CAPAPOL} ( 1 +2.8_VAA ) ( 2 AGND ) ) ( /4C9E2B0F/4C9E2857 $noname C111 22pF {Lib=C} ( 1 +2.8_VAA ) ( 2 N-000474 ) ) ( /4C9E2B0F/4C9E2848 $noname U18 TPS793XX {Lib=TPS793XX} ( 1 +BATT ) ( 2 AGND ) ( 3 +BATT ) ( 4 N-000473 ) ( 5 N-000474 ) ( 6 +2.8_VAA ) ) ( /4C7BC2B2/4CD34D8C $noname C156 10nF {Lib=C} ( 1 GND ) ( 2 VCCO2 ) ) ( /4C7BC2B2/4CD34D72 $noname X2 FXO-HC536R {Lib=FXO-HC536R} ( 1 ? ) ( 2 GND ) ( 3 /FPGA_GPIOS/FPGA_BANK0_IO_38 ) ( 4 VCCO2 ) ) ( /4C7BC2B2/4C749A0C 0402 C94 470nF {Lib=C} ( 1 +2.5V ) ( 2 GND ) ) ( /4C7BC2B2/4C748EDB 0402 C92 470nF {Lib=C} ( 1 +1.2V ) ( 2 GND ) ) ( /4C7BC2B2/4C748EDA 0402 C93 470nF {Lib=C} ( 1 +1.2V ) ( 2 GND ) ) ( /4C7BC2B2/4C73D252 0402 C91 470nF {Lib=C} ( 1 +3.3V ) ( 2 GND ) ) ( /4C7BC2B2/4C73D074 0402 C90 470nF {Lib=C} ( 1 +3.3V ) ( 2 GND ) ) ( /4C7BC2B2/4C7168DD 0402 R30 330 {Lib=R} ( 1 +3.3V ) ( 2 N-000419 ) ) ( /4C7BC2B2/4C716877 0402 R29 4.7k {Lib=R} ( 1 +3.3V ) ( 2 N-000416 ) ) ( /4C7BC2B2/4C6B29DA 0402 C77 470nF {Lib=C} ( 1 +2.5V ) ( 2 GND ) ) ( /4C7BC2B2/4C6B29A3 0402 C76 470nF {Lib=C} ( 1 +1.2V ) ( 2 GND ) ) ( /4C7BC2B2/4C656D9D $noname C66 470nF {Lib=C} ( 1 +2.5V ) ( 2 GND ) ) ( /4C7BC2B2/4C656D9A $noname C63 470nF {Lib=C} ( 1 +2.5V ) ( 2 GND ) ) ( /4C7BC2B2/4C656D99 $noname C60 470nF {Lib=C} ( 1 +2.5V ) ( 2 GND ) ) ( /4C7BC2B2/4C656D98 $noname C57 4.7uF {Lib=C} ( 1 +2.5V ) ( 2 GND ) ) ( /4C7BC2B2/4C656D97 $noname C54 100uF {Lib=C} ( 1 +2.5V ) ( 2 GND ) ) ( /4C7BC2B2/4C656D53 $noname C69 470nF {Lib=C} ( 1 VCCO2 ) ( 2 GND ) ) ( /4C7BC2B2/4C656D49 $noname C67 470nF {Lib=C} ( 1 VCCO2 ) ( 2 GND ) ) ( /4C7BC2B2/4C656D46 $noname C64 470nF {Lib=C} ( 1 VCCO2 ) ( 2 GND ) ) ( /4C7BC2B2/4C656D45 $noname C61 470nF {Lib=C} ( 1 VCCO2 ) ( 2 GND ) ) ( /4C7BC2B2/4C656D44 $noname C58 4.7uF {Lib=C} ( 1 VCCO2 ) ( 2 GND ) ) ( /4C7BC2B2/4C656D43 $noname C55 100uF {Lib=C} ( 1 VCCO2 ) ( 2 GND ) ) ( /4C7BC2B2/4C656D08 $noname C68 470nF {Lib=C} ( 1 +2.5V ) ( 2 GND ) ) ( /4C7BC2B2/4C656CFC $noname C65 470nF {Lib=C} ( 1 +2.5V ) ( 2 GND ) ) ( /4C7BC2B2/4C656CFB $noname C62 470nF {Lib=C} ( 1 +2.5V ) ( 2 GND ) ) ( /4C7BC2B2/4C656CFA $noname C59 4.7uF {Lib=C} ( 1 +2.5V ) ( 2 GND ) ) ( /4C7BC2B2/4C656CF9 $noname C56 100uF {Lib=C} ( 1 +2.5V ) ( 2 GND ) ) ( /4C7BC2B2/4C656CBB $noname C50 470nF {Lib=C} ( 1 +3.3V ) ( 2 GND ) ) ( /4C7BC2B2/4C656CBA $noname C47 470nF {Lib=C} ( 1 +3.3V ) ( 2 GND ) ) ( /4C7BC2B2/4C656CB9 $noname C44 4.7uF {Lib=C} ( 1 +3.3V ) ( 2 GND ) ) ( /4C7BC2B2/4C656CB7 $noname C41 100uF {Lib=C} ( 1 +3.3V ) ( 2 GND ) ) ( /4C7BC2B2/4C656C49 $noname C53 470nF {Lib=C} ( 1 +2.5V ) ( 2 GND ) ) ( /4C7BC2B2/4C656C27 $noname C51 470nF {Lib=C} ( 1 +2.5V ) ( 2 GND ) ) ( /4C7BC2B2/4C656C24 $noname C49 470nF {Lib=C} ( 1 +2.5V ) ( 2 GND ) ) ( /4C7BC2B2/4C656C16 $noname C46 4.7uF {Lib=C} ( 1 +2.5V ) ( 2 GND ) ) ( /4C7BC2B2/4C656BFA $noname C52 470nF {Lib=C} ( 1 +2.5V ) ( 2 GND ) ) ( /4C7BC2B2/4C656BF9 $noname C43 4.7uF {Lib=C} ( 1 +2.5V ) ( 2 GND ) ) ( /4C7BC2B2/4C656BF8 $noname C40 100uF {Lib=C} ( 1 +2.5V ) ( 2 GND ) ) ( /4C7BC2B2/4C656AC2 $noname C48 470nF {Lib=C} ( 1 +1.2V ) ( 2 GND ) ) ( /4C7BC2B2/4C656AC0 $noname C45 470nF {Lib=C} ( 1 +1.2V ) ( 2 GND ) ) ( /4C7BC2B2/4C656ABD $noname C42 4.7uF {Lib=C} ( 1 +1.2V ) ( 2 GND ) ) ( /4C7BC2B2/4C656A80 $noname C39 100uF {Lib=C} ( 1 +1.2V ) ( 2 GND ) ) ( /4C7BC2B2/4C431E53 $noname U1 XC6SLX45FGG484 {Lib=XC6SLX45FGG484} ( A1 GND ) ( A2 ? ) ( A3 GND ) ( A4 /FPGA,_Port0,_Port2,_PROG_IF/ETH_CLK ) ( A5 /FPGA,_Port0,_Port2,_PROG_IF/ETH_RXD1 ) ( A6 /FPGA,_Port0,_Port2,_PROG_IF/ETH_RXDV ) ( A7 /FPGA,_Port0,_Port2,_PROG_IF/ETH_RXC ) ( A8 /FPGA,_Port0,_Port2,_PROG_IF/ETH_TXD3 ) ( A9 /FPGA,_Port0,_Port2,_PROG_IF/ETH_COL ) ( A10 /Ethernet_Phy/ETH_INT ) ( A11 /FPGA,_Port0,_Port2,_PROG_IF/NF_D6 ) ( A12 /FPGA,_Port0,_Port2,_PROG_IF/NF_D4 ) ( A13 /FPGA,_Port0,_Port2,_PROG_IF/NF_D2 ) ( A14 /Non_volatile_memories/NF_ALE ) ( A15 /Non_volatile_memories/NF_RNB ) ( A16 /FPGA,_Port0,_Port2,_PROG_IF/SD_DAT2 ) ( A17 /Non_volatile_memories/SD_CLK ) ( A18 /Non_volatile_memories/SD_DAT0 ) ( A19 /DBG_PRG/FPGA_TDO ) ( A20 /FPGA_Port_1,_Port_3_DDR,_USB/USBD_RCV ) ( A21 /FPGA_Port_1,_Port_3_DDR,_USB/USBD_OE_N ) ( A22 GND ) ( AA1 N-000416 ) ( AA2 /FPGA,_Port0,_Port2,_PROG_IF/IS_LINE ) ( AA3 VCCO2 ) ( AA4 /FPGA,_Port0,_Port2,_PROG_IF/IS_TEST ) ( AA5 GND ) ( AA6 /FPGA,_Port0,_Port2,_PROG_IF/IS_SDA ) ( AA7 VCCO2 ) ( AA8 /FPGA,_Port0,_Port2,_PROG_IF/IS_DOUT7 ) ( AA9 GND ) ( AA10 /FPGA,_Port0,_Port2,_PROG_IF/IS_DOUT4 ) ( AA11 VCCO2 ) ( AA12 /FPGA,_Port0,_Port2,_PROG_IF/IS_DOUT1 ) ( AA13 GND ) ( AA14 /FPGA_GPIOS/FPGA_BANK0_IO_22 ) ( AA15 VCCO2 ) ( AA16 /FPGA_GPIOS/FPGA_BANK0_IO_28 ) ( AA17 GND ) ( AA18 /FPGA,_Port0,_Port2,_PROG_IF/FPGA_BANK0_IO_18 ) ( AA19 VCCO2 ) ( AA20 /FPGA,_Port0,_Port2,_PROG_IF/PROG_MISO1 ) ( AA21 /FPGA,_Port0,_Port2,_PROG_IF/PROG_CCLK ) ( AA22 VCCO2 ) ( AB1 GND ) ( AB2 /Image_Sensor/IS_FRAME ) ( AB3 /Image_Sensor/IS_FLASH ) ( AB4 /Image_Sensor/IS_I2C_ADDR ) ( AB5 /Image_Sensor/IS_RESET_N ) ( AB6 /Image_Sensor/IS_PIXEL ) ( AB7 /Image_Sensor/IS_DOUT11 ) ( AB8 /Image_Sensor/IS_DOUT8 ) ( AB9 /Image_Sensor/IS_DOUT5 ) ( AB10 /Image_Sensor/IS_DOUT3 ) ( AB11 /FPGA,_Port0,_Port2,_PROG_IF/IS_DOUT2 ) ( AB12 /FPGA,_Port0,_Port2,_PROG_IF/IS_DOUT0 ) ( AB13 /FPGA_GPIOS/FPGA_BANK0_IO_39 ) ( AB14 ? ) ( AB15 /FPGA_GPIOS/FPGA_BANK0_IO_33 ) ( AB16 /FPGA_GPIOS/FPGA_BANK0_IO_29 ) ( AB17 /FPGA_GPIOS/FPGA_BANK0_IO_21 ) ( AB18 ? ) ( AB19 ? ) ( AB20 /FPGA,_Port0,_Port2,_PROG_IF/PROG_MISO0 ) ( AB21 ? ) ( AB22 GND ) ( B1 ? ) ( B2 ? ) ( B3 ? ) ( B4 +3.3V ) ( B5 GND ) ( B6 /FPGA,_Port0,_Port2,_PROG_IF/ETH_RXD0 ) ( B7 +3.3V ) ( B8 /Ethernet_Phy/ETH_RXER ) ( B9 GND ) ( B10 /FPGA,_Port0,_Port2,_PROG_IF/ETH_CRS ) ( B11 +3.3V ) ( B12 /FPGA,_Port0,_Port2,_PROG_IF/NF_D3 ) ( B13 GND ) ( B14 /Non_volatile_memories/NF_CLE ) ( B15 +3.3V ) ( B16 /FPGA,_Port0,_Port2,_PROG_IF/SD_DAT3 ) ( B17 GND ) ( B18 /Non_volatile_memories/SD_DAT1 ) ( B19 +3.3V ) ( B20 /FPGA_Port_1,_Port_3_DDR,_USB/USBD_SPD ) ( B21 /USB/USBD_VP ) ( B22 /FPGA_Port_1,_Port_3_DDR,_USB/USBD_VM ) ( C1 /FPGA_Port_1,_Port_3_DDR,_USB/R_M0_A11 ) ( C2 +2.5V ) ( C3 ? ) ( C4 ? ) ( C5 /FPGA,_Port0,_Port2,_PROG_IF/ETH_RXD3 ) ( C6 /Ethernet_Phy/ETH_RXD2 ) ( C7 /FPGA,_Port0,_Port2,_PROG_IF/ETH_RESET_N ) ( C8 /Ethernet_Phy/ETH_TXC ) ( C9 /FPGA,_Port0,_Port2,_PROG_IF/ETH_TXD1 ) ( C10 /FPGA,_Port0,_Port2,_PROG_IF/ETH_TXD2 ) ( C11 /FPGA,_Port0,_Port2,_PROG_IF/NF_D5 ) ( C12 /Non_volatile_memories/NF_D0 ) ( C13 ? ) ( C14 /Non_volatile_memories/NF_WE_N ) ( C15 /FPGA,_Port0,_Port2,_PROG_IF/NF_RE_N ) ( C16 /FPGA,_Port0,_Port2,_PROG_IF/SD_CMD ) ( C17 ? ) ( C18 /DBG_PRG/FPGA_TMS ) ( C19 /FPGA_Port_1,_Port_3_DDR,_USB/USBA_OE_N ) ( C20 /FPGA_Port_1,_Port_3_DDR,_USB/R_M1_A8 ) ( C21 +2.5V ) ( C22 /FPGA_Port_1,_Port_3_DDR,_USB/R_M1_A9 ) ( D1 /FPGA_Port_1,_Port_3_DDR,_USB/R_M0_A12 ) ( D2 /FPGA_Port_1,_Port_3_DDR,_USB/R_M0_CKE ) ( D3 ? ) ( D4 GND ) ( D5 ? ) ( D6 /FPGA,_Port0,_Port2,_PROG_IF/ETH_MDIO ) ( D7 /Ethernet_Phy/ETH_MDC ) ( D8 /Ethernet_Phy/ETH_TXER ) ( D9 /Ethernet_Phy/ETH_TXEN ) ( D10 /FPGA,_Port0,_Port2,_PROG_IF/ETH_TXD0 ) ( D11 /FPGA,_Port0,_Port2,_PROG_IF/NF_D7 ) ( D12 ? ) ( D13 ? ) ( D14 /FPGA,_Port0,_Port2,_PROG_IF/NF_D1 ) ( D15 /Non_volatile_memories/NF_CS1_N ) ( D16 +2.5V ) ( D17 ? ) ( D18 GND ) ( D19 /USB/USBA_VP ) ( D20 /FPGA_Port_1,_Port_3_DDR,_USB/USBA_VM ) ( D21 /FPGA_Port_1,_Port_3_DDR,_USB/R_M1_CKE ) ( D22 /FPGA_Port_1,_Port_3_DDR,_USB/R_M1_A12 ) ( E1 /FPGA_Port_1,_Port_3_DDR,_USB/R_M0_A9 ) ( E2 GND ) ( E3 /FPGA_Port_1,_Port_3_DDR,_USB/R_M0_A8 ) ( E4 ? ) ( E5 ? ) ( E6 ? ) ( E7 GND ) ( E8 ? ) ( E9 +3.3V ) ( E10 ? ) ( E11 GND ) ( E12 ? ) ( E13 +3.3V ) ( E14 ? ) ( E15 GND ) ( E16 ? ) ( E17 +3.3V ) ( E18 /DBG_PRG/FPGA_TDI ) ( E19 +2.5V ) ( E20 /FPGA_Port_1,_Port_3_DDR,_USB/R_M1_A7 ) ( E21 GND ) ( E22 /FPGA_Port_1,_Port_3_DDR,_USB/R_M1_A2 ) ( F1 ? ) ( F2 /FPGA_Port_1,_Port_3_DDR,_USB/R_M0_WE# ) ( F3 /FPGA_Port_1,_Port_3_DDR,_USB/R_M0_A4 ) ( F4 +2.5V ) ( F5 ? ) ( F6 +2.5V ) ( F7 ? ) ( F8 ? ) ( F9 ? ) ( F10 ? ) ( F11 +2.5V ) ( F12 ? ) ( F13 ? ) ( F14 ? ) ( F15 ? ) ( F16 /USB/USBA_SPD ) ( F17 /USB/USBA_RCV ) ( F18 ? ) ( F19 /FPGA_Port_1,_Port_3_DDR,_USB/R_M1_A11 ) ( F20 /FPGA_Port_1,_Port_3_DDR,_USB/R_M1_A4 ) ( F21 /FPGA_Port_1,_Port_3_DDR,_USB/R_M1_A0 ) ( F22 /FPGA_Port_1,_Port_3_DDR,_USB/R_M1_A1 ) ( G1 /FPGA_Port_1,_Port_3_DDR,_USB/R_M0_BA1 ) ( G2 +2.5V ) ( G3 /FPGA_Port_1,_Port_3_DDR,_USB/R_M0_BA0 ) ( G4 /FPGA_Port_1,_Port_3_DDR,_USB/R_M0_A10 ) ( G5 GND ) ( G6 ? ) ( G7 ? ) ( G8 ? ) ( G9 ? ) ( G10 +3.3V ) ( G11 ? ) ( G12 +2.5V ) ( G13 ? ) ( G14 +3.3V ) ( G15 /DBG_PRG/FPGA_TCK ) ( G16 ? ) ( G17 ? ) ( G18 GND ) ( G19 /FPGA_Port_1,_Port_3_DDR,_USB/R_M1_A10 ) ( G20 /FPGA_Port_1,_Port_3_DDR,_USB/R_M1_A3 ) ( G21 +2.5V ) ( G22 ? ) ( H1 /FPGA_Port_1,_Port_3_DDR,_USB/R_M0_A1 ) ( H2 /FPGA_Port_1,_Port_3_DDR,_USB/R_M0_A0 ) ( H3 /FPGA_Port_1,_Port_3_DDR,_USB/M0_CLK# ) ( H4 /DDR_Banks/M0_CLK ) ( H5 /FPGA_Port_1,_Port_3_DDR,_USB/R_M0_A2 ) ( H6 /FPGA_Port_1,_Port_3_DDR,_USB/R_M0_A7 ) ( H7 GND ) ( H8 ? ) ( H9 +2.5V ) ( H10 ? ) ( H11 ? ) ( H12 ? ) ( H13 ? ) ( H14 ? ) ( H15 +2.5V ) ( H16 /FPGA_Port_1,_Port_3_DDR,_USB/R_M1_CS# ) ( H17 ? ) ( H18 ? ) ( H19 /FPGA_Port_1,_Port_3_DDR,_USB/R_M1_WE# ) ( H20 /FPGA_Port_1,_Port_3_DDR,_USB/M1_CLK ) ( H21 /FPGA_Port_1,_Port_3_DDR,_USB/R_M1_RAS# ) ( H22 /FPGA_Port_1,_Port_3_DDR,_USB/R_M1_CAS# ) ( J1 /FPGA_Port_1,_Port_3_DDR,_USB/R_M0_DQ5 ) ( J2 GND ) ( J3 /FPGA_Port_1,_Port_3_DDR,_USB/R_M0_DQ4 ) ( J4 /FPGA_Port_1,_Port_3_DDR,_USB/R_M0_A6 ) ( J5 +2.5V ) ( J6 ? ) ( J7 ? ) ( J8 +1.2V ) ( J9 GND ) ( J10 +1.2V ) ( J11 GND ) ( J12 +1.2V ) ( J13 GND ) ( J14 +1.2V ) ( J15 GND ) ( J16 ? ) ( J17 /FPGA_Port_1,_Port_3_DDR,_USB/R_M1_BA0 ) ( J18 +2.5V ) ( J19 /FPGA_Port_1,_Port_3_DDR,_USB/M1_CLK# ) ( J20 /FPGA_Port_1,_Port_3_DDR,_USB/R_M1_DQ4 ) ( J21 GND ) ( J22 /FPGA_Port_1,_Port_3_DDR,_USB/R_M1_DQ5 ) ( K1 /FPGA_Port_1,_Port_3_DDR,_USB/R_M0_DQ7 ) ( K2 /FPGA_Port_1,_Port_3_DDR,_USB/R_M0_DQ6 ) ( K3 /FPGA_Port_1,_Port_3_DDR,_USB/R_M0_A5 ) ( K4 /FPGA_Port_1,_Port_3_DDR,_USB/R_M0_CAS# ) ( K5 /FPGA_Port_1,_Port_3_DDR,_USB/R_M0_RAS# ) ( K6 /FPGA_Port_1,_Port_3_DDR,_USB/R_M0_A3 ) ( K7 ? ) ( K8 ? ) ( K9 +1.2V ) ( K10 GND ) ( K11 +1.2V ) ( K12 GND ) ( K13 +1.2V ) ( K14 GND ) ( K15 +2.5V ) ( K16 ? ) ( K17 /FPGA_Port_1,_Port_3_DDR,_USB/R_M1_BA1 ) ( K18 ? ) ( K19 /FPGA_Port_1,_Port_3_DDR,_USB/R_M1_A6 ) ( K20 /FPGA_Port_1,_Port_3_DDR,_USB/R_M1_A5 ) ( K21 /FPGA_Port_1,_Port_3_DDR,_USB/R_M1_DQ6 ) ( K22 /FPGA_Port_1,_Port_3_DDR,_USB/R_M1_DQ7 ) ( L1 ? ) ( L2 +2.5V ) ( L3 /FPGA_Port_1,_Port_3_DDR,_USB/R_M0_LDQS ) ( L4 /FPGA_Port_1,_Port_3_DDR,_USB/R_M0_LDM ) ( L5 GND ) ( L6 ? ) ( L7 +2.5V ) ( L8 +2.5V ) ( L9 GND ) ( L10 +1.2V ) ( L11 GND ) ( L12 +1.2V ) ( L13 GND ) ( L14 +1.2V ) ( L15 ? ) ( L16 +2.5V ) ( L17 ? ) ( L18 GND ) ( L19 /FPGA_Port_1,_Port_3_DDR,_USB/R_M1_LDM ) ( L20 /FPGA_Port_1,_Port_3_DDR,_USB/R_M1_LDQS ) ( L21 +2.5V ) ( L22 ? ) ( M1 /FPGA_Port_1,_Port_3_DDR,_USB/R_M0_DQ3 ) ( M2 /FPGA_Port_1,_Port_3_DDR,_USB/R_M0_DQ2 ) ( M3 /FPGA_Port_1,_Port_3_DDR,_USB/R_M0_UDM ) ( M4 ? ) ( M5 ? ) ( M6 ? ) ( M7 ? ) ( M8 ? ) ( M9 +1.2V ) ( M10 GND ) ( M11 +1.2V ) ( M12 GND ) ( M13 +1.2V ) ( M14 GND ) ( M15 +2.5V ) ( M16 ? ) ( M17 ? ) ( M18 ? ) ( M19 ? ) ( M20 /FPGA_Port_1,_Port_3_DDR,_USB/R_M1_UDM ) ( M21 /FPGA_Port_1,_Port_3_DDR,_USB/R_M1_DQ2 ) ( M22 /FPGA_Port_1,_Port_3_DDR,_USB/R_M1_DQ3 ) ( N1 /FPGA_Port_1,_Port_3_DDR,_USB/R_M0_DQ1 ) ( N2 GND ) ( N3 /FPGA_Port_1,_Port_3_DDR,_USB/R_M0_DQ0 ) ( N4 ? ) ( N5 +2.5V ) ( N6 ? ) ( N7 ? ) ( N8 +2.5V ) ( N9 GND ) ( N10 +1.2V ) ( N11 GND ) ( N12 +1.2V ) ( N13 GND ) ( N14 +1.2V ) ( N15 GND ) ( N16 ? ) ( N17 GND ) ( N18 +2.5V ) ( N19 ? ) ( N20 /FPGA_Port_1,_Port_3_DDR,_USB/R_M1_DQ0 ) ( N21 GND ) ( N22 /FPGA_Port_1,_Port_3_DDR,_USB/R_M1_DQ1 ) ( P1 /FPGA_Port_1,_Port_3_DDR,_USB/R_M0_DQ9 ) ( P2 /FPGA_Port_1,_Port_3_DDR,_USB/R_M0_DQ8 ) ( P3 ? ) ( P4 ? ) ( P5 ? ) ( P6 ? ) ( P7 ? ) ( P8 ? ) ( P9 +1.2V ) ( P10 GND ) ( P11 +1.2V ) ( P12 GND ) ( P13 +1.2V ) ( P14 GND ) ( P15 ? ) ( P16 ? ) ( P17 ? ) ( P18 ? ) ( P19 ? ) ( P20 ? ) ( P21 /FPGA_Port_1,_Port_3_DDR,_USB/R_M1_DQ8 ) ( P22 /FPGA_Port_1,_Port_3_DDR,_USB/R_M1_DQ9 ) ( R1 /FPGA_Port_1,_Port_3_DDR,_USB/R_M0_DQ11 ) ( R2 +2.5V ) ( R3 /FPGA_Port_1,_Port_3_DDR,_USB/R_M0_DQ10 ) ( R4 ? ) ( R5 GND ) ( R6 +2.5V ) ( R7 ? ) ( R8 ? ) ( R9 ? ) ( R10 +2.5V ) ( R11 ? ) ( R12 +2.5V ) ( R13 ? ) ( R14 +1.2V ) ( R15 ? ) ( R16 /FPGA_GPIOS/FPGA_BANK0_IO_12 ) ( R17 ? ) ( R18 GND ) ( R19 ? ) ( R20 /FPGA_Port_1,_Port_3_DDR,_USB/R_M1_DQ10 ) ( R21 +2.5V ) ( R22 /FPGA_Port_1,_Port_3_DDR,_USB/R_M1_DQ11 ) ( T1 ? ) ( T2 /FPGA_Port_1,_Port_3_DDR,_USB/R_M0_UDQS ) ( T3 ? ) ( T4 ? ) ( T5 /FPGA,_Port0,_Port2,_PROG_IF/PROG_CSO ) ( T6 ? ) ( T7 ? ) ( T8 ? ) ( T9 VCCO2 ) ( T10 ? ) ( T11 ? ) ( T12 ? ) ( T13 VCCO2 ) ( T14 /FPGA,_Port0,_Port2,_PROG_IF/FPGA_BANK0_IO_36 ) ( T15 /FPGA,_Port0,_Port2,_PROG_IF/FPGA_BANK0_IO_7 ) ( T16 /FPGA_GPIOS/FPGA_BANK0_IO_6 ) ( T17 /FPGA,_Port0,_Port2,_PROG_IF/FPGA_BANK0_IO_2 ) ( T18 /FPGA_GPIOS/FPGA_BANK0_IO_1 ) ( T19 ? ) ( T20 ? ) ( T21 /FPGA_Port_1,_Port_3_DDR,_USB/R_M1_UDQS ) ( T22 ? ) ( U1 /FPGA_Port_1,_Port_3_DDR,_USB/R_M0_DQ13 ) ( U2 GND ) ( U3 /FPGA_Port_1,_Port_3_DDR,_USB/R_M0_DQ12 ) ( U4 ? ) ( U5 +2.5V ) ( U6 ? ) ( U7 GND ) ( U8 ? ) ( U9 ? ) ( U10 /FPGA,_Port0,_Port2,_PROG_IF/FPGA_BANK0_IO_56 ) ( U11 +2.5V ) ( U12 ? ) ( U13 /FPGA,_Port0,_Port2,_PROG_IF/PROG_MISO3 ) ( U14 /FPGA,_Port0,_Port2,_PROG_IF/PROG_MISO2 ) ( U15 GND ) ( U16 /FPGA,_Port0,_Port2,_PROG_IF/FPGA_BANK0_IO_9 ) ( U17 /FPGA,_Port0,_Port2,_PROG_IF/FPGA_BANK0_IO_8 ) ( U18 +2.5V ) ( U19 ? ) ( U20 /FPGA_Port_1,_Port_3_DDR,_USB/R_M1_DQ12 ) ( U21 GND ) ( U22 /FPGA_Port_1,_Port_3_DDR,_USB/R_M1_DQ13 ) ( V1 /FPGA_Port_1,_Port_3_DDR,_USB/R_M0_DQ15 ) ( V2 /FPGA_Port_1,_Port_3_DDR,_USB/R_M0_DQ14 ) ( V3 ? ) ( V4 GND ) ( V5 ? ) ( V6 +2.5V ) ( V7 ? ) ( V8 VCCO2 ) ( V9 /FPGA,_Port0,_Port2,_PROG_IF/FPGA_BANK0_IO_52 ) ( V10 GND ) ( V11 /FPGA,_Port0,_Port2,_PROG_IF/FPGA_BANK0_IO_43 ) ( V12 VCCO2 ) ( V13 ? ) ( V14 GND ) ( V15 /FPGA,_Port0,_Port2,_PROG_IF/FPGA_BANK0_IO_17 ) ( V16 VCCO2 ) ( V17 /FPGA_GPIOS/FPGA_BANK0_IO_14 ) ( V18 /FPGA,_Port0,_Port2,_PROG_IF/FPGA_BANK0_IO_11 ) ( V19 /FPGA_GPIOS/FPGA_BANK0_IO_10 ) ( V20 ? ) ( V21 /FPGA_Port_1,_Port_3_DDR,_USB/R_M1_DQ14 ) ( V22 /FPGA_Port_1,_Port_3_DDR,_USB/R_M1_DQ15 ) ( W1 ? ) ( W2 +2.5V ) ( W3 ? ) ( W4 ? ) ( W5 VCCO2 ) ( W6 ? ) ( W7 GND ) ( W8 /FPGA_GPIOS/FPGA_BANK0_IO_48 ) ( W9 /FPGA,_Port0,_Port2,_PROG_IF/FPGA_BANK0_IO_50 ) ( W10 /FPGA_GPIOS/FPGA_BANK0_IO_46 ) ( W11 /FPGA,_Port0,_Port2,_PROG_IF/FPGA_BANK0_IO_44 ) ( W12 /FPGA,_Port0,_Port2,_PROG_IF/IS_EXTCLK ) ( W13 /FPGA,_Port0,_Port2,_PROG_IF/FPGA_BANK0_IO_27 ) ( W14 /FPGA_GPIOS/FPGA_BANK0_IO_30 ) ( W15 /FPGA_GPIOS/FPGA_BANK0_IO_25 ) ( W16 GND ) ( W17 /FPGA_GPIOS/FPGA_BANK0_IO_15 ) ( W18 ? ) ( W19 GND ) ( W20 ? ) ( W21 +2.5V ) ( W22 ? ) ( Y1 ? ) ( Y2 ? ) ( Y3 /Image_Sensor/IS_TRIGGER ) ( Y4 /FPGA,_Port0,_Port2,_PROG_IF/IS_OE_N ) ( Y5 /FPGA,_Port0,_Port2,_PROG_IF/IS_STANDBY ) ( Y6 /Image_Sensor/IS_DOUT10 ) ( Y7 /FPGA,_Port0,_Port2,_PROG_IF/IS_DOUT9 ) ( Y8 /FPGA,_Port0,_Port2,_PROG_IF/IS_DOUT6 ) ( Y9 /FPGA,_Port0,_Port2,_PROG_IF/FPGA_BANK0_IO_45 ) ( Y10 /FPGA_GPIOS/FPGA_BANK0_IO_47 ) ( Y11 /FPGA_GPIOS/FPGA_BANK0_IO_40 ) ( Y12 /Image_Sensor/IS_SCL ) ( Y13 /FPGA_GPIOS/FPGA_BANK0_IO_38 ) ( Y14 ? ) ( Y15 /FPGA,_Port0,_Port2,_PROG_IF/FPGA_BANK0_IO_32 ) ( Y16 /FPGA_GPIOS/FPGA_BANK0_IO_24 ) ( Y17 /FPGA_GPIOS/FPGA_BANK0_IO_20 ) ( Y18 /FPGA,_Port0,_Port2,_PROG_IF/FPGA_BANK0_IO_5 ) ( Y19 /FPGA,_Port0,_Port2,_PROG_IF/FPGA_BANK0_IO_3 ) ( Y20 +3.3V ) ( Y21 ? ) ( Y22 N-000419 ) ) ( /4C7BC2A2/4CCF27AA 0402 R81 33 {Lib=R} ( 1 /FPGA_Port_1,_Port_3_DDR,_USB/R_M1_LDM ) ( 2 /FPGA_Port_1,_Port_3_DDR,_USB/M1_LDM ) ) ( /4C7BC2A2/4CCF27A9 0402 R80 33 {Lib=R} ( 1 /FPGA_Port_1,_Port_3_DDR,_USB/R_M1_WE# ) ( 2 /DDR_Banks/M1_WE# ) ) ( /4C7BC2A2/4CCF27A8 0402 R82 33 {Lib=R} ( 1 /FPGA_Port_1,_Port_3_DDR,_USB/R_M1_LDQS ) ( 2 /DDR_Banks/M1_LDQS ) ) ( /4C7BC2A2/4CCF27A7 0402 R79 33 {Lib=R} ( 1 /FPGA_Port_1,_Port_3_DDR,_USB/R_M1_CAS# ) ( 2 /DDR_Banks/M1_CAS# ) ) ( /4C7BC2A2/4CCF2733 0402 R83 33 {Lib=R} ( 1 /FPGA_Port_1,_Port_3_DDR,_USB/R_M0_CAS# ) ( 2 /DDR_Banks/M0_CAS# ) ) ( /4C7BC2A2/4CCF2730 0402 R86 33 {Lib=R} ( 1 /FPGA_Port_1,_Port_3_DDR,_USB/R_M0_LDQS ) ( 2 /DDR_Banks/M0_LDQS ) ) ( /4C7BC2A2/4CCF272F 0402 R84 33 {Lib=R} ( 1 /FPGA_Port_1,_Port_3_DDR,_USB/R_M0_WE# ) ( 2 /DDR_Banks/M0_WE# ) ) ( /4C7BC2A2/4CCF272E 0402 R85 33 {Lib=R} ( 1 /FPGA_Port_1,_Port_3_DDR,_USB/R_M0_LDM ) ( 2 /FPGA_Port_1,_Port_3_DDR,_USB/M0_LDM ) ) ( /4C7BC2A2/4C6B216E 0402 R23 33 {Lib=R} ( 1 /FPGA_Port_1,_Port_3_DDR,_USB/R_M0_UDM ) ( 2 /DDR_Banks/M0_UDM ) ) ( /4C7BC2A2/4C6B216D 0402 R22 33 {Lib=R} ( 1 /FPGA_Port_1,_Port_3_DDR,_USB/R_M0_UDQS ) ( 2 /FPGA_Port_1,_Port_3_DDR,_USB/M0_UDQS ) ) ( /4C7BC2A2/4C6B216B 0402 R24 33 {Lib=R} ( 1 /FPGA_Port_1,_Port_3_DDR,_USB/R_M0_CKE ) ( 2 /FPGA_Port_1,_Port_3_DDR,_USB/M0_CKE ) ) ( /4C7BC2A2/4C6B1B90 0402 R21 120 {Lib=R} ( 1 /DDR_Banks/M0_CLK ) ( 2 /FPGA_Port_1,_Port_3_DDR,_USB/M0_CLK# ) ) ( /4C7BC2A2/4C6A0D58 R_PACK4-0402 RP14 R_PACK4 {Lib=R_PACK4} ( 1 /FPGA_Port_1,_Port_3_DDR,_USB/R_M0_A0 ) ( 2 /FPGA_Port_1,_Port_3_DDR,_USB/R_M0_A1 ) ( 3 /FPGA_Port_1,_Port_3_DDR,_USB/R_M0_A2 ) ( 4 /FPGA_Port_1,_Port_3_DDR,_USB/R_M0_A3 ) ( 5 /FPGA_Port_1,_Port_3_DDR,_USB/M0_A3 ) ( 6 /FPGA_Port_1,_Port_3_DDR,_USB/M0_A2 ) ( 7 /FPGA_Port_1,_Port_3_DDR,_USB/M0_A1 ) ( 8 /DDR_Banks/M0_A0 ) ) ( /4C7BC2A2/4C6A0D57 R_PACK4-0402 RP15 R_PACK4 {Lib=R_PACK4} ( 1 /FPGA_Port_1,_Port_3_DDR,_USB/R_M0_RAS# ) ( 2 /FPGA_Port_1,_Port_3_DDR,_USB/R_M0_BA0 ) ( 3 /FPGA_Port_1,_Port_3_DDR,_USB/R_M0_BA1 ) ( 4 /FPGA_Port_1,_Port_3_DDR,_USB/R_M0_A10 ) ( 5 /DDR_Banks/M0_A10 ) ( 6 /FPGA_Port_1,_Port_3_DDR,_USB/M0_BA1 ) ( 7 /DDR_Banks/M0_BA0 ) ( 8 /FPGA_Port_1,_Port_3_DDR,_USB/M0_RAS# ) ) ( /4C7BC2A2/4C6A0D55 R_PACK4-0402 RP17 R_PACK4 {Lib=R_PACK4} ( 1 /FPGA_Port_1,_Port_3_DDR,_USB/R_M0_A7 ) ( 2 /FPGA_Port_1,_Port_3_DDR,_USB/R_M0_A6 ) ( 3 /FPGA_Port_1,_Port_3_DDR,_USB/R_M0_A5 ) ( 4 /FPGA_Port_1,_Port_3_DDR,_USB/R_M0_A4 ) ( 5 /DDR_Banks/M0_A4 ) ( 6 /FPGA_Port_1,_Port_3_DDR,_USB/M0_A5 ) ( 7 /FPGA_Port_1,_Port_3_DDR,_USB/M0_A6 ) ( 8 /DDR_Banks/M0_A7 ) ) ( /4C7BC2A2/4C6A0D54 R_PACK4-0402 RP18 R_PACK4 {Lib=R_PACK4} ( 1 /FPGA_Port_1,_Port_3_DDR,_USB/R_M0_A12 ) ( 2 /FPGA_Port_1,_Port_3_DDR,_USB/R_M0_A11 ) ( 3 /FPGA_Port_1,_Port_3_DDR,_USB/R_M0_A9 ) ( 4 /FPGA_Port_1,_Port_3_DDR,_USB/R_M0_A8 ) ( 5 /FPGA_Port_1,_Port_3_DDR,_USB/M0_A8 ) ( 6 /FPGA_Port_1,_Port_3_DDR,_USB/M0_A9 ) ( 7 /FPGA_Port_1,_Port_3_DDR,_USB/M0_A11 ) ( 8 /FPGA_Port_1,_Port_3_DDR,_USB/M0_A12 ) ) ( /4C7BC2A2/4C69FCE8 R_PACK4-0402 RP12 R_PACK4 {Lib=R_PACK4} ( 1 /FPGA_Port_1,_Port_3_DDR,_USB/R_M0_DQ4 ) ( 2 /FPGA_Port_1,_Port_3_DDR,_USB/R_M0_DQ5 ) ( 3 /FPGA_Port_1,_Port_3_DDR,_USB/R_M0_DQ6 ) ( 4 /FPGA_Port_1,_Port_3_DDR,_USB/R_M0_DQ7 ) ( 5 /DDR_Banks/M0_DQ7 ) ( 6 /FPGA_Port_1,_Port_3_DDR,_USB/M0_DQ6 ) ( 7 /FPGA_Port_1,_Port_3_DDR,_USB/M0_DQ5 ) ( 8 /DDR_Banks/M0_DQ4 ) ) ( /4C7BC2A2/4C69FCE7 R_PACK4-0402 RP13 R_PACK4 {Lib=R_PACK4} ( 1 /FPGA_Port_1,_Port_3_DDR,_USB/R_M0_DQ0 ) ( 2 /FPGA_Port_1,_Port_3_DDR,_USB/R_M0_DQ1 ) ( 3 /FPGA_Port_1,_Port_3_DDR,_USB/R_M0_DQ2 ) ( 4 /FPGA_Port_1,_Port_3_DDR,_USB/R_M0_DQ3 ) ( 5 /FPGA_Port_1,_Port_3_DDR,_USB/M0_DQ3 ) ( 6 /FPGA_Port_1,_Port_3_DDR,_USB/M0_DQ2 ) ( 7 /DDR_Banks/M0_DQ1 ) ( 8 /FPGA_Port_1,_Port_3_DDR,_USB/M0_DQ0 ) ) ( /4C7BC2A2/4C69FCE6 R_PACK4-0402 RP11 R_PACK4 {Lib=R_PACK4} ( 1 /FPGA_Port_1,_Port_3_DDR,_USB/R_M0_DQ8 ) ( 2 /FPGA_Port_1,_Port_3_DDR,_USB/R_M0_DQ9 ) ( 3 /FPGA_Port_1,_Port_3_DDR,_USB/R_M0_DQ10 ) ( 4 /FPGA_Port_1,_Port_3_DDR,_USB/R_M0_DQ11 ) ( 5 /FPGA_Port_1,_Port_3_DDR,_USB/M0_DQ11 ) ( 6 /DDR_Banks/M0_DQ10 ) ( 7 /DDR_Banks/M0_DQ9 ) ( 8 /DDR_Banks/M0_DQ8 ) ) ( /4C7BC2A2/4C69FC19 R_PACK4-0402 RP10 R_PACK4 {Lib=R_PACK4} ( 1 /FPGA_Port_1,_Port_3_DDR,_USB/R_M0_DQ12 ) ( 2 /FPGA_Port_1,_Port_3_DDR,_USB/R_M0_DQ13 ) ( 3 /FPGA_Port_1,_Port_3_DDR,_USB/R_M0_DQ14 ) ( 4 /FPGA_Port_1,_Port_3_DDR,_USB/R_M0_DQ15 ) ( 5 /DDR_Banks/M0_DQ15 ) ( 6 /FPGA_Port_1,_Port_3_DDR,_USB/M0_DQ14 ) ( 7 /FPGA_Port_1,_Port_3_DDR,_USB/M0_DQ13 ) ( 8 /FPGA_Port_1,_Port_3_DDR,_USB/M0_DQ12 ) ) ( /4C7BC2A2/4C69E7DD 0402 R19 33 {Lib=R} ( 1 /FPGA_Port_1,_Port_3_DDR,_USB/R_M1_UDQS ) ( 2 /DDR_Banks/M1_UDQS ) ) ( /4C7BC2A2/4C69E92D 0402 R20 33 {Lib=R} ( 1 /FPGA_Port_1,_Port_3_DDR,_USB/R_M1_CS# ) ( 2 /DDR_Banks/M1_CS# ) ) ( /4C7BC2A2/4C69E7F8 0402 R17 33 {Lib=R} ( 1 /FPGA_Port_1,_Port_3_DDR,_USB/R_M1_CKE ) ( 2 /DDR_Banks/M1_CKE ) ) ( /4C7BC2A2/4C69E7C2 0402 R18 33 {Lib=R} ( 1 /FPGA_Port_1,_Port_3_DDR,_USB/R_M1_UDM ) ( 2 /FPGA_Port_1,_Port_3_DDR,_USB/M1_UDM ) ) ( /4C7BC2A2/4C69E3A6 $noname RP9 R_PACK4 {Lib=R_PACK4} ( 1 /DDR_Banks/M1_DQ11 ) ( 2 /FPGA_Port_1,_Port_3_DDR,_USB/M1_DQ10 ) ( 3 /FPGA_Port_1,_Port_3_DDR,_USB/M1_DQ9 ) ( 4 /FPGA_Port_1,_Port_3_DDR,_USB/M1_DQ8 ) ( 5 /FPGA_Port_1,_Port_3_DDR,_USB/R_M1_DQ8 ) ( 6 /FPGA_Port_1,_Port_3_DDR,_USB/R_M1_DQ9 ) ( 7 /FPGA_Port_1,_Port_3_DDR,_USB/R_M1_DQ10 ) ( 8 /FPGA_Port_1,_Port_3_DDR,_USB/R_M1_DQ11 ) ) ( /4C7BC2A2/4C69E299 $noname RP8 R_PACK4 {Lib=R_PACK4} ( 1 /DDR_Banks/M1_DQ15 ) ( 2 /DDR_Banks/M1_DQ14 ) ( 3 /FPGA_Port_1,_Port_3_DDR,_USB/M1_DQ13 ) ( 4 /FPGA_Port_1,_Port_3_DDR,_USB/M1_DQ12 ) ( 5 /FPGA_Port_1,_Port_3_DDR,_USB/R_M1_DQ12 ) ( 6 /FPGA_Port_1,_Port_3_DDR,_USB/R_M1_DQ13 ) ( 7 /FPGA_Port_1,_Port_3_DDR,_USB/R_M1_DQ14 ) ( 8 /FPGA_Port_1,_Port_3_DDR,_USB/R_M1_DQ15 ) ) ( /4C7BC2A2/4C69DF7A 0402 R16 120 {Lib=R} ( 1 /FPGA_Port_1,_Port_3_DDR,_USB/M1_CLK# ) ( 2 /FPGA_Port_1,_Port_3_DDR,_USB/M1_CLK ) ) ( /4C7BC2A2/4C69DC05 $noname RP7 R_PACK4 {Lib=R_PACK4} ( 1 /FPGA_Port_1,_Port_3_DDR,_USB/M1_A12 ) ( 2 /FPGA_Port_1,_Port_3_DDR,_USB/M1_A11 ) ( 3 /FPGA_Port_1,_Port_3_DDR,_USB/M1_A9 ) ( 4 /DDR_Banks/M1_A8 ) ( 5 /FPGA_Port_1,_Port_3_DDR,_USB/R_M1_A8 ) ( 6 /FPGA_Port_1,_Port_3_DDR,_USB/R_M1_A9 ) ( 7 /FPGA_Port_1,_Port_3_DDR,_USB/R_M1_A11 ) ( 8 /FPGA_Port_1,_Port_3_DDR,_USB/R_M1_A12 ) ) ( /4C7BC2A2/4C69DA8A $noname RP6 R_PACK4 {Lib=R_PACK4} ( 1 /DDR_Banks/M1_A7 ) ( 2 /FPGA_Port_1,_Port_3_DDR,_USB/M1_A6 ) ( 3 /FPGA_Port_1,_Port_3_DDR,_USB/M1_A5 ) ( 4 /FPGA_Port_1,_Port_3_DDR,_USB/M1_A4 ) ( 5 /FPGA_Port_1,_Port_3_DDR,_USB/R_M1_A4 ) ( 6 /FPGA_Port_1,_Port_3_DDR,_USB/R_M1_A5 ) ( 7 /FPGA_Port_1,_Port_3_DDR,_USB/R_M1_A6 ) ( 8 /FPGA_Port_1,_Port_3_DDR,_USB/R_M1_A7 ) ) ( /4C7BC2A2/4C69D3A9 $noname RP5 R_PACK4 {Lib=R_PACK4} ( 1 /FPGA_Port_1,_Port_3_DDR,_USB/R_M1_DQ0 ) ( 2 /FPGA_Port_1,_Port_3_DDR,_USB/R_M1_DQ1 ) ( 3 /FPGA_Port_1,_Port_3_DDR,_USB/R_M1_DQ2 ) ( 4 /FPGA_Port_1,_Port_3_DDR,_USB/R_M1_DQ3 ) ( 5 /FPGA_Port_1,_Port_3_DDR,_USB/M1_DQ3 ) ( 6 /DDR_Banks/M1_DQ2 ) ( 7 /DDR_Banks/M1_DQ1 ) ( 8 /FPGA_Port_1,_Port_3_DDR,_USB/M1_DQ0 ) ) ( /4C7BC2A2/4C69D3A3 $noname RP4 R_PACK4 {Lib=R_PACK4} ( 1 /FPGA_Port_1,_Port_3_DDR,_USB/R_M1_DQ4 ) ( 2 /FPGA_Port_1,_Port_3_DDR,_USB/R_M1_DQ5 ) ( 3 /FPGA_Port_1,_Port_3_DDR,_USB/R_M1_DQ6 ) ( 4 /FPGA_Port_1,_Port_3_DDR,_USB/R_M1_DQ7 ) ( 5 /FPGA_Port_1,_Port_3_DDR,_USB/M1_DQ7 ) ( 6 /FPGA_Port_1,_Port_3_DDR,_USB/M1_DQ6 ) ( 7 /DDR_Banks/M1_DQ5 ) ( 8 /FPGA_Port_1,_Port_3_DDR,_USB/M1_DQ4 ) ) ( /4C7BC2A2/4C69CEE8 $noname RP2 R_PACK4 {Lib=R_PACK4} ( 1 /FPGA_Port_1,_Port_3_DDR,_USB/R_M1_RAS# ) ( 2 /FPGA_Port_1,_Port_3_DDR,_USB/R_M1_BA0 ) ( 3 /FPGA_Port_1,_Port_3_DDR,_USB/R_M1_BA1 ) ( 4 /FPGA_Port_1,_Port_3_DDR,_USB/R_M1_A10 ) ( 5 /DDR_Banks/M1_A10 ) ( 6 /DDR_Banks/M1_BA1 ) ( 7 /FPGA_Port_1,_Port_3_DDR,_USB/M1_BA0 ) ( 8 /FPGA_Port_1,_Port_3_DDR,_USB/M1_RAS# ) ) ( /4C7BC2A2/4C69C6B2 $noname RP1 R_PACK4 {Lib=R_PACK4} ( 1 /FPGA_Port_1,_Port_3_DDR,_USB/R_M1_A0 ) ( 2 /FPGA_Port_1,_Port_3_DDR,_USB/R_M1_A1 ) ( 3 /FPGA_Port_1,_Port_3_DDR,_USB/R_M1_A2 ) ( 4 /FPGA_Port_1,_Port_3_DDR,_USB/R_M1_A3 ) ( 5 /FPGA_Port_1,_Port_3_DDR,_USB/M1_A3 ) ( 6 /DDR_Banks/M1_A2 ) ( 7 /DDR_Banks/M1_A1 ) ( 8 /DDR_Banks/M1_A0 ) ) ( /4C716A4D/4CD349DF $noname X1 FXO-HC536R {Lib=FXO-HC536R} ( 1 N-000227 ) ( 2 ? ) ( 3 N-000223 ) ( 4 ? ) ) ( /4C716A4D/4CB9E17F $noname FB2 FILTER {Lib=FILTER} ( 1 /DBG_PRG/5V_USB ) ( 2 /DBG_PRG/VCC_USB ) ) ( /4C716A4D/4CB9DE29 $noname C146 47pF {Lib=C} ( 1 N-000227 ) ( 2 GND ) ) ( /4C716A4D/4CB9DE25 $noname C147 47pF {Lib=C} ( 1 N-000223 ) ( 2 GND ) ) ( /4C716A4D/4CB9DDA3 $noname TP13 CONN_1 {Lib=CONN_1} ( 1 ? ) ) ( /4C716A4D/4CB9DDA2 $noname TP14 CONN_1 {Lib=CONN_1} ( 1 ? ) ) ( /4C716A4D/4CB9DDA1 $noname TP16 CONN_1 {Lib=CONN_1} ( 1 ? ) ) ( /4C716A4D/4CB9DDA0 $noname TP15 CONN_1 {Lib=CONN_1} ( 1 ? ) ) ( /4C716A4D/4CB9DD9C $noname TP7 CONN_1 {Lib=CONN_1} ( 1 ? ) ) ( /4C716A4D/4CB9DD9B $noname TP8 CONN_1 {Lib=CONN_1} ( 1 ? ) ) ( /4C716A4D/4CB9DD9A $noname TP6 CONN_1 {Lib=CONN_1} ( 1 ? ) ) ( /4C716A4D/4CB9DD99 $noname TP5 CONN_1 {Lib=CONN_1} ( 1 ? ) ) ( /4C716A4D/4CB9DD95 $noname TP1 CONN_1 {Lib=CONN_1} ( 1 ? ) ) ( /4C716A4D/4CB9DD94 $noname TP2 CONN_1 {Lib=CONN_1} ( 1 ? ) ) ( /4C716A4D/4CB9DD93 $noname TP4 CONN_1 {Lib=CONN_1} ( 1 ? ) ) ( /4C716A4D/4CB9DD92 $noname TP3 CONN_1 {Lib=CONN_1} ( 1 ? ) ) ( /4C716A4D/4CB9DD7D $noname TP11 CONN_1 {Lib=CONN_1} ( 1 ? ) ) ( /4C716A4D/4CB9DD7C $noname TP12 CONN_1 {Lib=CONN_1} ( 1 ? ) ) ( /4C716A4D/4CB9DD67 $noname TP10 CONN_1 {Lib=CONN_1} ( 1 ? ) ) ( /4C716A4D/4CB9DD5B $noname TP9 CONN_1 {Lib=CONN_1} ( 1 ? ) ) ( /4C716A4D/4CB9D9A7 $noname C150 10uF {Lib=CAPAPOL} ( 1 /DBG_PRG/VCC_USB ) ( 2 GND ) ) ( /4C716A4D/4CB9D313 $noname R69 1M {Lib=R} ( 1 /DBG_PRG/USB_CASE_FTDI ) ( 2 GND ) ) ( /4C716A4D/4CB9D312 $noname C145 4.7nF {Lib=C} ( 1 /DBG_PRG/USB_CASE_FTDI ) ( 2 GND ) ) ( /4C716A4D/4CB9D311 ZX62D-B-5P8 J8 ZX62D-B-5P8 {Lib=ZX62D-B-5P8} ( 1 /DBG_PRG/5V_USB ) ( 2 /DBG_PRG/FTDI_USB_DM ) ( 3 /DBG_PRG/FTDI_USB_DP ) ( 4 N-000206 ) ( 5 N-000206 ) ( 6 /DBG_PRG/USB_CASE_FTDI ) ( 7 /DBG_PRG/USB_CASE_FTDI ) ( 8 /DBG_PRG/USB_CASE_FTDI ) ( 9 /DBG_PRG/USB_CASE_FTDI ) ) ( /4C716A4D/4CB9CA50 $noname FB1 FILTER {Lib=FILTER} ( 1 N-000206 ) ( 2 GND ) ) ( /4C716A4D/4CB9C9AD $noname C148 100nF {Lib=C} ( 1 /DBG_PRG/5V_USB ) ( 2 GND ) ) ( /4C716A4D/4CB9C9A3 $noname R74 470 {Lib=R} ( 1 /DBG_PRG/VCC_USB ) ( 2 N-000237 ) ) ( /4C716A4D/4CB9C996 $noname C151 100nF {Lib=C} ( 1 N-000237 ) ( 2 GND ) ) ( /4C716A4D/4CB9C965 $noname C149 33nF {Lib=C} ( 1 GND ) ( 2 /DBG_PRG/3.3V_USB ) ) ( /4C716A4D/4CB9C8F8 $noname R71 27 {Lib=R} ( 1 N-000232 ) ( 2 /DBG_PRG/FTDI_USB_DP ) ) ( /4C716A4D/4CB9C8F1 $noname R70 27 {Lib=R} ( 1 N-000233 ) ( 2 /DBG_PRG/FTDI_USB_DM ) ) ( /4C716A4D/4CB9C8E1 $noname R73 10K {Lib=R} ( 1 N-000235 ) ( 2 /DBG_PRG/VCC_USB ) ) ( /4C716A4D/4CB9C8D7 $noname R72 1.5K {Lib=R} ( 1 N-000234 ) ( 2 N-000232 ) ) ( /4C716A4D/4CB9C8AC $noname R76 10K {Lib=R} ( 1 /DBG_PRG/3.3V_USB ) ( 2 N-000231 ) ) ( /4C716A4D/4CB9C8A1 $noname R75 10K {Lib=R} ( 1 /DBG_PRG/3.3V_USB ) ( 2 N-000236 ) ) ( /4C716A4D/4CB9C4D7 ft2232c-LQFP IC1 FT2232D {Lib=FT2232C} ( 1 ? ) ( 2 N-000235 ) ( 3 /DBG_PRG/VCC_USB ) ( 4 /DBG_PRG/VCC_USB ) ( 5 N-000234 ) ( 6 /DBG_PRG/3.3V_USB ) ( 7 N-000232 ) ( 8 N-000233 ) ( 9 GND ) ( 10 N-000236 ) ( 11 ? ) ( 12 ? ) ( 13 ? ) ( 14 /DBG_PRG/3.3V_USB ) ( 15 ? ) ( 16 ? ) ( 17 ? ) ( 18 GND ) ( 19 ? ) ( 20 ? ) ( 21 /DBG_PRG/FPGA_TMS ) ( 22 /DBG_PRG/FPGA_TDO ) ( 23 /DBG_PRG/FPGA_TDI ) ( 24 /DBG_PRG/FPGA_TCK ) ( 25 GND ) ( 26 N-000231 ) ( 27 ? ) ( 28 ? ) ( 29 ? ) ( 30 ? ) ( 31 /DBG_PRG/3.3V_USB ) ( 32 ? ) ( 33 ? ) ( 34 GND ) ( 35 ? ) ( 36 ? ) ( 37 /DBG_PRG/AVR_RST ) ( 38 /DBG_PRG/AVR_MISO ) ( 39 /DBG_PRG/AVR_MOSI ) ( 40 /DBG_PRG/AVR_SCK ) ( 41 ? ) ( 42 /DBG_PRG/VCC_USB ) ( 43 N-000227 ) ( 44 N-000223 ) ( 45 GND ) ( 46 N-000237 ) ( 47 GND ) ( 48 ? ) ) ( /4C69ED5F/4CC09483 $noname U25 TPS793XX {Lib=TPS793XX} ( 1 +BATT ) ( 2 GND ) ( 3 +BATT ) ( 4 N-000175 ) ( 5 N-000176 ) ( 6 VCCO2 ) ) ( /4C69ED5F/4CC09482 $noname C154 22pF {Lib=C} ( 1 VCCO2 ) ( 2 N-000176 ) ) ( /4C69ED5F/4CC09481 $noname C155 10uF {Lib=CAPAPOL} ( 1 VCCO2 ) ( 2 GND ) ) ( /4C69ED5F/4CC09480 $noname R77 R {Lib=R} ( 1 VCCO2 ) ( 2 N-000176 ) ) ( /4C69ED5F/4CC0947F $noname R78 R {Lib=R} ( 1 N-000176 ) ( 2 GND ) ) ( /4C69ED5F/4CC0947E $noname C153 10nF {Lib=C} ( 1 N-000175 ) ( 2 GND ) ) ( /4C69ED5F/4CC0947D $noname C152 10uF {Lib=CAPAPOL} ( 1 +BATT ) ( 2 GND ) ) ( /4C69ED5F/4C7FD266 0402 C104 100nF {Lib=CAP} ( 1 +3.3V ) ( 2 GND ) ) ( /4C69ED5F/4C7FD244 $noname R57 15K {Lib=R} ( 1 /DBG_PRG/AVR_RST ) ( 2 +3.3V ) ) ( /4C69ED5F/4C7FC13A $noname R56 R {Lib=R} ( 1 /PSU/3.3V_EN ) ( 2 /PSU/VIN_DC-DC-3.3 ) ) ( /4C69ED5F/4C7FC041 $noname R58 1M {Lib=R} ( 1 /PSU/1.2V_EN ) ( 2 /PSU/VIN_DC-DC-1.2 ) ) ( /4C69ED5F/4C7D02E3 MLP6 U17 FAN4010 {Lib=FAN4010} ( 1 +BATT ) ( 2 ? ) ( 3 /PSU/lout_2.5 ) ( 5 GND ) ( 6 ? ) ) ( /4C69ED5F/4C7D02E2 1206 R45 R {Lib=R} ( 1 /PSU/VIN_DC-DC-2.5 ) ( 2 +BATT ) ) ( /4C69ED5F/4C7D02E1 0402 R44 R {Lib=R} ( 1 /PSU/lout_2.5 ) ( 2 GND ) ) ( /4C69ED5F/4C7C4DAA $noname R41 160K {Lib=R} ( 1 /PSU/2.5V_EN ) ( 2 GND ) ) ( /4C69ED5F/4C7C4D9E $noname R40 47K {Lib=R} ( 1 N-000180 ) ( 2 N-000171 ) ) ( /4C69ED5F/4C7C4D94 $noname C100 220pF {Lib=C} ( 1 N-000171 ) ( 2 GND ) ) ( /4C69ED5F/4C7C4D8E $noname C99 22uF {Lib=C} ( 1 /PSU/VIN_DC-DC-2.5 ) ( 2 GND ) ) ( /4C69ED5F/4C7C4CF1 0402 C103 100nF {Lib=CAP} ( 1 +2.5V ) ( 2 GND ) ) ( /4C69ED5F/4C7C4CF0 1210 L11 2.2uH {Lib=INDUCTOR} ( 1 +2.5V ) ( 2 /PSU/SW_2.5 ) ) ( /4C69ED5F/4C7C4CEF 0402 R43 51K {Lib=R} ( 1 +2.5V ) ( 2 /PSU/VFB2.5 ) ) ( /4C69ED5F/4C7C4CEE 0402 R42 24K {Lib=R} ( 1 /PSU/VFB2.5 ) ( 2 GND ) ) ( /4C69ED5F/4C7C4CED 1206 C102 10uF {Lib=CAP} ( 1 +2.5V ) ( 2 GND ) ) ( /4C69ED5F/4C7C4CEC 0402 C101 22pF {Lib=CAP} ( 1 +2.5V ) ( 2 /PSU/VFB2.5 ) ) ( /4C69ED5F/4C79C99E 0805 C95 4.7uF {Lib=CAP} ( 1 /PSU/VIN_DC-DC-5.0 ) ( 2 GND ) ) ( /4C69ED5F/4C79C99C 0402 R35 R {Lib=R} ( 1 /PSU/lout_5.0 ) ( 2 GND ) ) ( /4C69ED5F/4C79C99B 1206 R36 R {Lib=R} ( 1 /PSU/VIN_DC-DC-5.0 ) ( 2 +BATT ) ) ( /4C69ED5F/4C79C99A MLP6 U16 FAN4010 {Lib=FAN4010} ( 1 +BATT ) ( 2 ? ) ( 3 /PSU/lout_5.0 ) ( 5 GND ) ( 6 /PSU/VIN_DC-DC-5.0 ) ) ( /4C69ED5F/4C79C8B2 0402 C98 100nF {Lib=CAP} ( 1 +5V ) ( 2 GND ) ) ( /4C69ED5F/4C79C8B1 0402 R39 1.02M {Lib=R} ( 1 +5V ) ( 2 /PSU/VFB5.0 ) ) ( /4C69ED5F/4C79C8B0 0402 R38 332K {Lib=R} ( 1 /PSU/VFB5.0 ) ( 2 GND ) ) ( /4C69ED5F/4C79C8AF 1206 C97 10uF {Lib=CAP} ( 1 +5V ) ( 2 GND ) ) ( /4C69ED5F/4C79C8AE 0402 C96 22pF {Lib=CAP} ( 1 +5V ) ( 2 /PSU/VFB5.0 ) ) ( /4C69ED5F/4C79C828 1210 L10 4.7uH {Lib=INDUCTOR} ( 1 N-000168 ) ( 2 /PSU/VIN_DC-DC-5.0 ) ) ( /4C69ED5F/4C79C7C0 0402 R37 1M {Lib=R} ( 1 /PSU/5V_EN ) ( 2 /PSU/VIN_DC-DC-5.0 ) ) ( /4C69ED5F/4C79C65B SOT23_6 U15 A7117 {Lib=A7117} ( 1 N-000168 ) ( 2 GND ) ( 3 /PSU/VFB5.0 ) ( 4 /PSU/5V_EN ) ( 5 +5V ) ( 6 /PSU/VIN_DC-DC-5.0 ) ) ( /4C69ED5F/4C770714 MLP6 U14 FAN4010 {Lib=FAN4010} ( 1 +BATT ) ( 2 ? ) ( 3 /PSU/Iout_1.2 ) ( 5 GND ) ( 6 /PSU/VIN_DC-DC-1.2 ) ) ( /4C69ED5F/4C770713 1206 R34 R {Lib=R} ( 1 /PSU/VIN_DC-DC-1.2 ) ( 2 +BATT ) ) ( /4C69ED5F/4C770712 0402 R33 R {Lib=R} ( 1 /PSU/Iout_1.2 ) ( 2 GND ) ) ( /4C69ED5F/4C77067B 0402 R31 R {Lib=R} ( 1 /PSU/lout_3.3 ) ( 2 GND ) ) ( /4C69ED5F/4C77060E 1206 R32 R {Lib=R} ( 1 /PSU/VIN_DC-DC-3.3 ) ( 2 +BATT ) ) ( /4C69ED5F/4C7705B0 MLP6 U13 FAN4010 {Lib=FAN4010} ( 1 +BATT ) ( 2 ? ) ( 3 /PSU/lout_3.3 ) ( 5 GND ) ( 6 /PSU/VIN_DC-DC-3.3 ) ) ( /4C69ED5F/4C6D2FD7 0805 C82 4.7uF {Lib=CAP} ( 1 /PSU/VIN_DC-DC-1.2 ) ( 2 GND ) ) ( /4C69ED5F/4C6D2FD6 0402 C83 22pF {Lib=CAP} ( 1 +1.2V ) ( 2 /PSU/VFB1.2 ) ) ( /4C69ED5F/4C6D2FD5 1206 C84 10uF {Lib=CAP} ( 1 +1.2V ) ( 2 GND ) ) ( /4C69ED5F/4C6D2FD3 0402 R27 200K {Lib=R} ( 1 /PSU/VFB1.2 ) ( 2 GND ) ) ( /4C69ED5F/4C6D2FD2 0402 R28 200K {Lib=R} ( 1 +1.2V ) ( 2 /PSU/VFB1.2 ) ) ( /4C69ED5F/4C6D2FD1 1210 L9 2.2uH {Lib=INDUCTOR} ( 1 +1.2V ) ( 2 /PSU/SW_1.2 ) ) ( /4C69ED5F/4C6D2FD0 0402 C85 100nF {Lib=CAP} ( 1 +1.2V ) ( 2 GND ) ) ( /4C69ED5F/4C6D2F0B 0402 C81 100nF {Lib=CAP} ( 1 +3.3V ) ( 2 GND ) ) ( /4C69ED5F/4C6D2E6A 1210 L8 2.2uH {Lib=INDUCTOR} ( 1 +3.3V ) ( 2 /PSU/SW_3.3 ) ) ( /4C69ED5F/4C6D2DDD 0402 R26 900K {Lib=R} ( 1 +3.3V ) ( 2 /PSU/VFB3.3 ) ) ( /4C69ED5F/4C6D2DBC 0402 R25 200K {Lib=R} ( 1 /PSU/VFB3.3 ) ( 2 GND ) ) ( /4C69ED5F/4C6D2C83 1206 C80 10uF {Lib=CAP} ( 1 +3.3V ) ( 2 GND ) ) ( /4C69ED5F/4C6D2C7F 0402 C79 22pF {Lib=CAP} ( 1 +3.3V ) ( 2 /PSU/VFB3.3 ) ) ( /4C69ED5F/4C6D2C7C 0805 C78 4.7uF {Lib=CAP} ( 1 /PSU/VIN_DC-DC-3.3 ) ( 2 GND ) ) ( /4C69ED5F/4C6D2AE0 SOT23-5 U12 A7108 {Lib=A7108} ( 1 /PSU/1.2V_EN ) ( 2 GND ) ( 3 /PSU/SW_1.2 ) ( 4 /PSU/VIN_DC-DC-1.2 ) ( 5 /PSU/VFB1.2 ) ) ( /4C69ED5F/4C6D2AA5 SOT23-5 U11 A7108 {Lib=A7108} ( 1 /PSU/3.3V_EN ) ( 2 GND ) ( 3 /PSU/SW_3.3 ) ( 4 /PSU/VIN_DC-DC-3.3 ) ( 5 /PSU/VFB3.3 ) ) ( /4C69ED5F/4C6C9DB9 DFN10 U10 A7130 {Lib=A7130} ( 1 /PSU/2.5V_EN ) ( 2 GND ) ( 3 /PSU/SW_2.5 ) ( 4 /PSU/SW_2.5 ) ( 5 GND ) ( 6 /PSU/VIN_DC-DC-2.5 ) ( 7 /PSU/VIN_DC-DC-2.5 ) ( 8 /PSU/VIN_DC-DC-2.5 ) ( 9 /PSU/VFB2.5 ) ( 10 N-000180 ) ( PAD GND ) ) ( /4C69ED5F/4C69EE11 MLF20m1 U9 ATTINY24A-MLF {Lib=ATTINY24A-MLF} ( 1 /DBG_PRG/AVR_SCK ) ( 2 /PSU/Iout_1.2 ) ( 3 /PSU/1.2V_EN ) ( 4 /PSU/lout_3.3 ) ( 5 /PSU/3.3V_EN ) ( 6 ? ) ( 7 ? ) ( 8 GND ) ( 9 +3.3V ) ( 10 ? ) ( 11 /PSU/lout_2.5 ) ( 12 /PSU/2.5V_EN ) ( 13 /DBG_PRG/AVR_RST ) ( 14 /PSU/lout_5.0 ) ( 15 /PSU/5V_EN ) ( 16 /DBG_PRG/AVR_MOSI ) ( 17 ? ) ( 18 ? ) ( 19 ? ) ( 20 /DBG_PRG/AVR_MISO ) ( PAD GND ) ) ( /4C4227FE/4C6969AB $noname C75 100nF {Lib=C} ( 1 GND ) ( 2 +3.3V ) ) ( /4C4227FE/4C65D681 0603 C74 1uF {Lib=CAP} ( 1 +3.3V ) ( 2 GND ) ) ( /4C4227FE/4C65D67C 0402 C73 100nF {Lib=CAP} ( 1 +3.3V ) ( 2 GND ) ) ( /4C4227FE/4C65D661 0402 C72 100nF {Lib=CAP} ( 1 +3.3V ) ( 2 GND ) ) ( /4C4227FE/4C65A75D $noname U8 X25X64MB {Lib=X25X64MB} ( 1 /FPGA,_Port0,_Port2,_PROG_IF/PROG_CSO ) ( 2 /FPGA,_Port0,_Port2,_PROG_IF/PROG_MISO1 ) ( 3 /FPGA,_Port0,_Port2,_PROG_IF/PROG_MISO2 ) ( 4 GND ) ( 5 /FPGA,_Port0,_Port2,_PROG_IF/PROG_MISO0 ) ( 6 /FPGA,_Port0,_Port2,_PROG_IF/PROG_CCLK ) ( 7 /FPGA,_Port0,_Port2,_PROG_IF/PROG_MISO3 ) ( 8 VCCO2 ) ) ( /4C4227FE/4B76F5E2 $noname J1 MICROSD {Lib=MICROSD} ( 1 /FPGA,_Port0,_Port2,_PROG_IF/SD_DAT2 ) ( 2 /FPGA,_Port0,_Port2,_PROG_IF/SD_DAT3 ) ( 3 /FPGA,_Port0,_Port2,_PROG_IF/SD_CMD ) ( 4 +3.3V ) ( 5 /Non_volatile_memories/SD_CLK ) ( 6 GND ) ( 7 /Non_volatile_memories/SD_DAT0 ) ( 8 /Non_volatile_memories/SD_DAT1 ) ( CASE GND ) ( CD ? ) ( COM GND ) ) ( /4C4227FE/4B76F108 $noname U5 NAND {Lib=HY27UG088G5M} ( 1 ? ) ( 2 ? ) ( 3 ? ) ( 4 ? ) ( 5 ? ) ( 6 /Non_volatile_memories/NF_RNB ) ( 7 /Non_volatile_memories/NF_RNB ) ( 8 /FPGA,_Port0,_Port2,_PROG_IF/NF_RE_N ) ( 9 /Non_volatile_memories/NF_CS1_N ) ( 10 ? ) ( 11 ? ) ( 12 +3.3V ) ( 13 GND ) ( 14 ? ) ( 15 ? ) ( 16 /Non_volatile_memories/NF_CLE ) ( 17 /Non_volatile_memories/NF_ALE ) ( 18 /Non_volatile_memories/NF_WE_N ) ( 19 +3.3V ) ( 20 ? ) ( 21 ? ) ( 22 ? ) ( 23 ? ) ( 24 ? ) ( 25 ? ) ( 26 ? ) ( 27 ? ) ( 28 ? ) ( 29 /Non_volatile_memories/NF_D0 ) ( 30 /FPGA,_Port0,_Port2,_PROG_IF/NF_D1 ) ( 31 /FPGA,_Port0,_Port2,_PROG_IF/NF_D2 ) ( 32 /FPGA,_Port0,_Port2,_PROG_IF/NF_D3 ) ( 33 ? ) ( 34 ? ) ( 35 ? ) ( 36 GND ) ( 37 +3.3V ) ( 38 ? ) ( 39 ? ) ( 40 ? ) ( 41 /FPGA,_Port0,_Port2,_PROG_IF/NF_D4 ) ( 42 /FPGA,_Port0,_Port2,_PROG_IF/NF_D5 ) ( 43 /FPGA,_Port0,_Port2,_PROG_IF/NF_D6 ) ( 44 /FPGA,_Port0,_Port2,_PROG_IF/NF_D7 ) ( 45 ? ) ( 46 ? ) ( 47 ? ) ( 48 ? ) ) ( /4C5F1EDC/4C7D3661 $noname R53 15k {Lib=R} ( 1 GND ) ( 2 /USB/USBD_D+ ) ) ( /4C5F1EDC/4C7D3660 $noname R54 15k {Lib=R} ( 1 GND ) ( 2 /USB/USBD_D- ) ) ( /4C5F1EDC/4C7D365F $noname R55 15k {Lib=R} ( 1 +3.3V ) ( 2 /USB/USBD_D+ ) ) ( /4C5F1EDC/4C7D354D $noname R49 24 {Lib=R} ( 1 /USB/USBD_D+ ) ( 2 N-000150 ) ) ( /4C5F1EDC/4C7D354C $noname R50 24 {Lib=R} ( 1 /USB/USBD_D- ) ( 2 N-000155 ) ) ( /4C5F1EDC/4C7D350E $noname R52 24 {Lib=R} ( 1 /USB/USBA_D- ) ( 2 N-000154 ) ) ( /4C5F1EDC/4C7D3508 $noname R51 24 {Lib=R} ( 1 /USB/USBA_D+ ) ( 2 N-000153 ) ) ( /4C5F1EDC/4C7D32A3 $noname R48 15k {Lib=R} ( 1 +3.3V ) ( 2 /USB/USBA_D+ ) ) ( /4C5F1EDC/4C7D3098 $noname R47 15k {Lib=R} ( 1 GND ) ( 2 /USB/USBA_D+ ) ) ( /4C5F1EDC/4C7D3075 $noname R46 15k {Lib=R} ( 1 GND ) ( 2 /USB/USBA_D- ) ) ( /4C5F1EDC/4C75F027 ZX62D-B-5P8 J7 ZX62D-B-5P8 {Lib=ZX62D-B-5P8} ( 1 ? ) ( 2 /USB/USBD_D- ) ( 3 /USB/USBD_D+ ) ( 4 N-000151 ) ( 5 N-000151 ) ( 6 /USB/USB_CASE_DEV ) ( 7 /USB/USB_CASE_DEV ) ( 8 /USB/USB_CASE_DEV ) ( 9 /USB/USB_CASE_DEV ) ) ( /4C5F1EDC/4C71BA25 MLF16 U7 MIC2550-MLF {Lib=MIC2550-MLF} ( 1 /FPGA_Port_1,_Port_3_DDR,_USB/USBD_SPD ) ( 2 /FPGA_Port_1,_Port_3_DDR,_USB/USBD_RCV ) ( 3 /USB/USBD_VP ) ( 4 /FPGA_Port_1,_Port_3_DDR,_USB/USBD_VM ) ( 6 GND ) ( 7 GND ) ( 9 /FPGA_Port_1,_Port_3_DDR,_USB/USBD_OE_N ) ( 10 N-000155 ) ( 11 N-000150 ) ( 12 +3.3V ) ( 14 +3.3V ) ( 15 +2.5V ) ) ( /4C5F1EDC/4C71BA1D MLF16 U6 MIC2550-MLF {Lib=MIC2550-MLF} ( 1 /USB/USBA_SPD ) ( 2 /USB/USBA_RCV ) ( 3 /USB/USBA_VP ) ( 4 /FPGA_Port_1,_Port_3_DDR,_USB/USBA_VM ) ( 6 GND ) ( 7 GND ) ( 9 /FPGA_Port_1,_Port_3_DDR,_USB/USBA_OE_N ) ( 10 N-000154 ) ( 11 N-000153 ) ( 12 +3.3V ) ( 14 +3.3V ) ( 15 +2.5V ) ) ( /4C5F1EDC/4C6552BE $noname C35 1uF {Lib=C} ( 1 +3.3V ) ( 2 GND ) ) ( /4C5F1EDC/4C6552BD 0402 C36 100nF {Lib=C} ( 1 +3.3V ) ( 2 GND ) ) ( /4C5F1EDC/4C6552BC 0402 C37 100nF {Lib=C} ( 1 +2.5V ) ( 2 GND ) ) ( /4C5F1EDC/4C6552B9 $noname V4 V0402MHS03 {Lib=V0402MHS03} ( 1 /USB/USBD_D- ) ( 2 GND ) ) ( /4C5F1EDC/4C6552B8 $noname V3 V0402MHS03 {Lib=V0402MHS03} ( 1 /USB/USBD_D+ ) ( 2 GND ) ) ( /4C5F1EDC/4C6552B7 $noname C38 4.7nF {Lib=C} ( 1 /USB/USB_CASE_DEV ) ( 2 GND ) ) ( /4C5F1EDC/4C6552B6 $noname R15 1M {Lib=R} ( 1 /USB/USB_CASE_DEV ) ( 2 GND ) ) ( /4C5F1EDC/4C6552B1 0603 L7 FB {Lib=INDUCTOR} ( 1 N-000151 ) ( 2 GND ) ) ( /4C5F1EDC/4C63F252 0603 L4 FB {Lib=INDUCTOR} ( 1 N-000160 ) ( 2 N-000159 ) ) ( /4C5F1EDC/4C63F248 0603 L5 FB {Lib=INDUCTOR} ( 1 N-000158 ) ( 2 GND ) ) ( /4C5F1EDC/4C5F2D27 $noname R10 1M {Lib=R} ( 1 /USB/USB_CASE_HOST ) ( 2 GND ) ) ( /4C5F1EDC/4C5F2D1E $noname C16 4.7nF {Lib=C} ( 1 /USB/USB_CASE_HOST ) ( 2 GND ) ) ( /4C5F1EDC/4C5F2CA7 0603 V1 V0402MHS03 {Lib=V0402MHS03} ( 1 /USB/USBA_D+ ) ( 2 GND ) ) ( /4C5F1EDC/4C5F2CA3 0603 V2 V0402MHS03 {Lib=V0402MHS03} ( 1 /USB/USBA_D- ) ( 2 GND ) ) ( /4C5F1EDC/4C5F2B55 $noname F1 MICROSMD075F {Lib=MICROSMD075F} ( 1 N-000160 ) ( 2 +5V ) ) ( /4C5F1EDC/4C5F23DD $noname J5 USB-48204-0001 {Lib=USB-48204-0001} ( 1 N-000159 ) ( 2 /USB/USBA_D- ) ( 3 /USB/USBA_D+ ) ( 4 N-000158 ) ( S1 /USB/USB_CASE_HOST ) ( S2 /USB/USB_CASE_HOST ) ( S3 /USB/USB_CASE_HOST ) ( S4 /USB/USB_CASE_HOST ) ) ( /4C5F1EDC/4C5F2039 $noname C15 100nF {Lib=C} ( 1 +2.5V ) ( 2 GND ) ) ( /4C5F1EDC/4C5F2037 0402 C14 100nF {Lib=C} ( 1 +3.3V ) ( 2 GND ) ) ( /4C5F1EDC/4C5F2033 $noname C13 1uF {Lib=C} ( 1 +3.3V ) ( 2 GND ) ) ( /4C4320F3/4C5D8114 $noname C9 100nF {Lib=C} ( 1 /Ethernet_Phy/ETH_PLL1.8V ) ( 2 GND ) ) ( /4C4320F3/4C5D810A 0402 L3 FB {Lib=INDUCTOR} ( 1 /Ethernet_Phy/ETH_A1.8V ) ( 2 /Ethernet_Phy/ETH_PLL1.8V ) ) ( /4C4320F3/4C5D8104 $noname C6 100nF {Lib=C} ( 1 /Ethernet_Phy/ETH_A1.8V ) ( 2 GND ) ) ( /4C4320F3/4C5D80F3 0402 L1 FB {Lib=INDUCTOR} ( 1 +1.8V ) ( 2 /Ethernet_Phy/ETH_A1.8V ) ) ( /4C4320F3/4C5D80F0 $noname C4 100nF {Lib=C} ( 1 +1.8V ) ( 2 GND ) ) ( /4C4320F3/4C5D80ED $noname C2 1uF {Lib=C} ( 1 +1.8V ) ( 2 GND ) ) ( /4C4320F3/4C5D7FB7 0402 L2 FB {Lib=INDUCTOR} ( 1 +3.3V ) ( 2 /Ethernet_Phy/ETH_A3.3V ) ) ( /4C4320F3/4C5D7FA7 $noname C8 100nF {Lib=C} ( 1 /Ethernet_Phy/ETH_A3.3V ) ( 2 GND ) ) ( /4C4320F3/4C5D7FA5 $noname C7 1uF {Lib=C} ( 1 /Ethernet_Phy/ETH_A3.3V ) ( 2 GND ) ) ( /4C4320F3/4C5D7FA3 $noname C5 100nF {Lib=C} ( 1 +3.3V ) ( 2 GND ) ) ( /4C4320F3/4C5D7FA1 $noname C3 100nF {Lib=C} ( 1 +3.3V ) ( 2 GND ) ) ( /4C4320F3/4C5D7F9F $noname C1 1uF {Lib=C} ( 1 +3.3V ) ( 2 GND ) ) ( /4C4320F3/4C5D7F39 $noname R1 4.7K {Lib=R} ( 1 /FPGA,_Port0,_Port2,_PROG_IF/ETH_MDIO ) ( 2 +3.3V ) ) ( /4C4320F3/4C5D7ECF $noname R2 6.65K {Lib=R} ( 1 N-000138 ) ( 2 GND ) ) ( /4C4320F3/4C5D7E43 $noname C11 100nF {Lib=C} ( 1 +3.3V ) ( 2 GND ) ) ( /4C4320F3/4C5D7E41 $noname C10 100nF {Lib=C} ( 1 +3.3V ) ( 2 GND ) ) ( /4C4320F3/4C5D7DCB $noname C12 47nF {Lib=C} ( 1 /Ethernet_Phy/MAG_SHIELD ) ( 2 GND ) ) ( /4C4320F3/4C5D7DC4 $noname R9 1M {Lib=R} ( 1 /Ethernet_Phy/MAG_SHIELD ) ( 2 GND ) ) ( /4C4320F3/4C432132 $noname U4 K8001 {Lib=K8001} ( 1 /FPGA,_Port0,_Port2,_PROG_IF/ETH_MDIO ) ( 2 /Ethernet_Phy/ETH_MDC ) ( 3 /FPGA,_Port0,_Port2,_PROG_IF/ETH_RXD3 ) ( 4 /Ethernet_Phy/ETH_RXD2 ) ( 5 /FPGA,_Port0,_Port2,_PROG_IF/ETH_RXD1 ) ( 6 /FPGA,_Port0,_Port2,_PROG_IF/ETH_RXD0 ) ( 7 +3.3V ) ( 8 GND ) ( 9 /FPGA,_Port0,_Port2,_PROG_IF/ETH_RXDV ) ( 10 /FPGA,_Port0,_Port2,_PROG_IF/ETH_RXC ) ( 11 /Ethernet_Phy/ETH_RXER ) ( 12 GND ) ( 13 +1.8V ) ( 14 /Ethernet_Phy/ETH_TXER ) ( 15 /Ethernet_Phy/ETH_TXC ) ( 16 /Ethernet_Phy/ETH_TXEN ) ( 17 /FPGA,_Port0,_Port2,_PROG_IF/ETH_TXD0 ) ( 18 /FPGA,_Port0,_Port2,_PROG_IF/ETH_TXD1 ) ( 19 /FPGA,_Port0,_Port2,_PROG_IF/ETH_TXD2 ) ( 20 /FPGA,_Port0,_Port2,_PROG_IF/ETH_TXD3 ) ( 21 /FPGA,_Port0,_Port2,_PROG_IF/ETH_COL ) ( 22 /FPGA,_Port0,_Port2,_PROG_IF/ETH_CRS ) ( 23 GND ) ( 24 +3.3V ) ( 25 /Ethernet_Phy/ETH_INT ) ( 26 /Ethernet_Phy/ETH_LED0 ) ( 27 /Ethernet_Phy/ETH_LED1 ) ( 28 ? ) ( 29 ? ) ( 30 ? ) ( 31 /Ethernet_Phy/ETH_A1.8V ) ( 32 /Ethernet_Phy/MAG_RX- ) ( 33 /Ethernet_Phy/MAG_RX+ ) ( 34 ? ) ( 35 GND ) ( 36 GND ) ( 37 N-000138 ) ( 38 /Ethernet_Phy/ETH_A3.3V ) ( 39 GND ) ( 40 /Ethernet_Phy/MAG_TX- ) ( 41 /Ethernet_Phy/MAG_TX+ ) ( 42 ? ) ( 43 ? ) ( 44 GND ) ( 45 ? ) ( 46 /FPGA,_Port0,_Port2,_PROG_IF/ETH_CLK ) ( 47 /Ethernet_Phy/ETH_PLL1.8V ) ( 48 /FPGA,_Port0,_Port2,_PROG_IF/ETH_RESET_N ) ) ( /4C4320F3/4C5D7AFE $noname R3 49.9 {Lib=R} ( 1 +3.3V ) ( 2 /Ethernet_Phy/MAG_TX+ ) ) ( /4C4320F3/4C5D7AFC $noname R4 49.9 {Lib=R} ( 1 +3.3V ) ( 2 /Ethernet_Phy/MAG_TX- ) ) ( /4C4320F3/4C5D7AF9 $noname R6 49.9 {Lib=R} ( 1 +3.3V ) ( 2 /Ethernet_Phy/MAG_RX- ) ) ( /4C4320F3/4C5D7AF7 $noname R5 49.9 {Lib=R} ( 1 +3.3V ) ( 2 /Ethernet_Phy/MAG_RX+ ) ) ( /4C4320F3/4C5D71DB $noname R8 220 {Lib=R} ( 1 N-000147 ) ( 2 /Ethernet_Phy/ETH_LED1 ) ) ( /4C4320F3/4C5D719D $noname R7 220 {Lib=R} ( 1 N-000137 ) ( 2 /Ethernet_Phy/ETH_LED0 ) ) ( /4C4320F3/4C5D6F5A $noname J4 RJ45-48025 {Lib=RJ45-48025} ( 1 /Ethernet_Phy/MAG_TX+ ) ( 2 /Ethernet_Phy/MAG_TX- ) ( 3 +3.3V ) ( 4 GND ) ( 5 GND ) ( 6 +3.3V ) ( 7 /Ethernet_Phy/MAG_RX+ ) ( 8 /Ethernet_Phy/MAG_RX- ) ( 9 +3.3V ) ( 10 N-000137 ) ( 11 +3.3V ) ( 12 N-000147 ) ( 13 /Ethernet_Phy/MAG_SHIELD ) ( 14 /Ethernet_Phy/MAG_SHIELD ) ) ( /4C421DD3/4C609C8E $noname U3 MT46V32M16TG {Lib=MT46V32M16TG} ( 1 +2.5V ) ( 2 /FPGA_Port_1,_Port_3_DDR,_USB/M1_DQ0 ) ( 3 +2.5V ) ( 4 /DDR_Banks/M1_DQ1 ) ( 5 /DDR_Banks/M1_DQ2 ) ( 6 GND ) ( 7 /FPGA_Port_1,_Port_3_DDR,_USB/M1_DQ3 ) ( 8 /FPGA_Port_1,_Port_3_DDR,_USB/M1_DQ4 ) ( 9 +2.5V ) ( 10 /DDR_Banks/M1_DQ5 ) ( 11 /FPGA_Port_1,_Port_3_DDR,_USB/M1_DQ6 ) ( 12 GND ) ( 13 /FPGA_Port_1,_Port_3_DDR,_USB/M1_DQ7 ) ( 14 ? ) ( 15 +2.5V ) ( 16 /DDR_Banks/M1_LDQS ) ( 17 ? ) ( 18 +2.5V ) ( 19 ? ) ( 20 /FPGA_Port_1,_Port_3_DDR,_USB/M1_LDM ) ( 21 /DDR_Banks/M1_WE# ) ( 22 /DDR_Banks/M1_CAS# ) ( 23 /FPGA_Port_1,_Port_3_DDR,_USB/M1_RAS# ) ( 24 /DDR_Banks/M1_CS# ) ( 25 ? ) ( 26 /FPGA_Port_1,_Port_3_DDR,_USB/M1_BA0 ) ( 27 /DDR_Banks/M1_BA1 ) ( 28 /DDR_Banks/M1_A10 ) ( 29 /DDR_Banks/M1_A0 ) ( 30 /DDR_Banks/M1_A1 ) ( 31 /DDR_Banks/M1_A2 ) ( 32 /FPGA_Port_1,_Port_3_DDR,_USB/M1_A3 ) ( 33 +2.5V ) ( 34 GND ) ( 35 /FPGA_Port_1,_Port_3_DDR,_USB/M1_A4 ) ( 36 /FPGA_Port_1,_Port_3_DDR,_USB/M1_A5 ) ( 37 /FPGA_Port_1,_Port_3_DDR,_USB/M1_A6 ) ( 38 /DDR_Banks/M1_A7 ) ( 39 /DDR_Banks/M1_A8 ) ( 40 /FPGA_Port_1,_Port_3_DDR,_USB/M1_A9 ) ( 41 /FPGA_Port_1,_Port_3_DDR,_USB/M1_A11 ) ( 42 /FPGA_Port_1,_Port_3_DDR,_USB/M1_A12 ) ( 43 ? ) ( 44 /FPGA_Port_1,_Port_3_DDR,_USB/M1_CLK# ) ( 45 /DDR_Banks/M1_CKE ) ( 46 /FPGA_Port_1,_Port_3_DDR,_USB/M1_CLK ) ( 47 /FPGA_Port_1,_Port_3_DDR,_USB/M1_UDM ) ( 48 GND ) ( 49 /DDR_Banks/M1_VREF ) ( 50 ? ) ( 51 /DDR_Banks/M1_UDQS ) ( 52 GND ) ( 53 ? ) ( 54 /FPGA_Port_1,_Port_3_DDR,_USB/M1_DQ8 ) ( 55 +2.5V ) ( 56 /FPGA_Port_1,_Port_3_DDR,_USB/M1_DQ9 ) ( 57 /FPGA_Port_1,_Port_3_DDR,_USB/M1_DQ10 ) ( 58 GND ) ( 59 /DDR_Banks/M1_DQ11 ) ( 60 /FPGA_Port_1,_Port_3_DDR,_USB/M1_DQ12 ) ( 61 +2.5V ) ( 62 /FPGA_Port_1,_Port_3_DDR,_USB/M1_DQ13 ) ( 63 /DDR_Banks/M1_DQ14 ) ( 64 GND ) ( 65 /DDR_Banks/M1_DQ15 ) ( 66 GND ) ) ( /4C421DD3/4C65D2A9 0402 C70 10nF {Lib=CAP} ( 1 +2.5V ) ( 2 GND ) ) ( /4C421DD3/4C65D28E 0402 C71 10nF {Lib=CAP} ( 1 +2.5V ) ( 2 GND ) ) ( /4C421DD3/4C61D1D4 1206 C34 10uF {Lib=CAP} ( 1 +2.5V ) ( 2 GND ) ) ( /4C421DD3/4C61D151 1206 C33 10uF {Lib=CAP} ( 1 +2.5V ) ( 2 GND ) ) ( /4C421DD3/4C61CFA5 0402 C28 100nF {Lib=CAP} ( 1 +2.5V ) ( 2 GND ) ) ( /4C421DD3/4C61CFA4 0402 C29 10nF {Lib=CAP} ( 1 +2.5V ) ( 2 GND ) ) ( /4C421DD3/4C61CFA3 0402 C31 10nF {Lib=CAP} ( 1 +2.5V ) ( 2 GND ) ) ( /4C421DD3/4C61CFA2 0402 C30 10nF {Lib=CAP} ( 1 +2.5V ) ( 2 GND ) ) ( /4C421DD3/4C61CFA1 0402 C32 10nF {Lib=CAP} ( 1 +2.5V ) ( 2 GND ) ) ( /4C421DD3/4C61CFA0 0603 C27 1uF {Lib=CAP} ( 1 +2.5V ) ( 2 GND ) ) ( /4C421DD3/4C61CF2F 0603 C21 1uF {Lib=CAP} ( 1 +2.5V ) ( 2 GND ) ) ( /4C421DD3/4C61CF27 0402 C26 10nF {Lib=CAP} ( 1 +2.5V ) ( 2 GND ) ) ( /4C421DD3/4C61CF17 0402 C24 10nF {Lib=CAP} ( 1 +2.5V ) ( 2 GND ) ) ( /4C421DD3/4C61CF16 0402 C25 10nF {Lib=CAP} ( 1 +2.5V ) ( 2 GND ) ) ( /4C421DD3/4C61CEF7 0402 C23 10nF {Lib=CAP} ( 1 +2.5V ) ( 2 GND ) ) ( /4C421DD3/4C61CEB9 0402 C22 100nF {Lib=CAP} ( 1 +2.5V ) ( 2 GND ) ) ( /4C421DD3/4C61CE31 0402 R13 1K_1% {Lib=R} ( 1 +2.5V ) ( 2 /DDR_Banks/M1_VREF ) ) ( /4C421DD3/4C61CE30 0402 R14 1K_1% {Lib=R} ( 1 /DDR_Banks/M1_VREF ) ( 2 GND ) ) ( /4C421DD3/4C61CDB5 0402 R12 1K_1% {Lib=R} ( 1 /DDR_Banks/M0_VREF ) ( 2 GND ) ) ( /4C421DD3/4C61CD4A 0402 R11 1K_1% {Lib=R} ( 1 +2.5V ) ( 2 /DDR_Banks/M0_VREF ) ) ( /4C421DD3/4C61CCE3 0402 C19 100nF {Lib=CAP} ( 1 +2.5V ) ( 2 /DDR_Banks/M1_VREF ) ) ( /4C421DD3/4C61CCE2 0402 C20 100nF {Lib=CAP} ( 1 /DDR_Banks/M1_VREF ) ( 2 GND ) ) ( /4C421DD3/4C61CC96 0402 C18 100nF {Lib=CAP} ( 1 /DDR_Banks/M0_VREF ) ( 2 GND ) ) ( /4C421DD3/4C61CC73 0402 C17 100nF {Lib=CAP} ( 1 +2.5V ) ( 2 /DDR_Banks/M0_VREF ) ) ( /4C421DD3/4C609B99 $noname U2 MT46V32M16TG {Lib=MT46V32M16TG} ( 1 +2.5V ) ( 2 /FPGA_Port_1,_Port_3_DDR,_USB/M0_DQ0 ) ( 3 +2.5V ) ( 4 /DDR_Banks/M0_DQ1 ) ( 5 /FPGA_Port_1,_Port_3_DDR,_USB/M0_DQ2 ) ( 6 GND ) ( 7 /FPGA_Port_1,_Port_3_DDR,_USB/M0_DQ3 ) ( 8 /DDR_Banks/M0_DQ4 ) ( 9 +2.5V ) ( 10 /FPGA_Port_1,_Port_3_DDR,_USB/M0_DQ5 ) ( 11 /FPGA_Port_1,_Port_3_DDR,_USB/M0_DQ6 ) ( 12 GND ) ( 13 /DDR_Banks/M0_DQ7 ) ( 14 ? ) ( 15 +2.5V ) ( 16 /DDR_Banks/M0_LDQS ) ( 17 ? ) ( 18 +2.5V ) ( 19 ? ) ( 20 /FPGA_Port_1,_Port_3_DDR,_USB/M0_LDM ) ( 21 /DDR_Banks/M0_WE# ) ( 22 /DDR_Banks/M0_CAS# ) ( 23 /FPGA_Port_1,_Port_3_DDR,_USB/M0_RAS# ) ( 24 GND ) ( 25 ? ) ( 26 /DDR_Banks/M0_BA0 ) ( 27 /FPGA_Port_1,_Port_3_DDR,_USB/M0_BA1 ) ( 28 /DDR_Banks/M0_A10 ) ( 29 /DDR_Banks/M0_A0 ) ( 30 /FPGA_Port_1,_Port_3_DDR,_USB/M0_A1 ) ( 31 /FPGA_Port_1,_Port_3_DDR,_USB/M0_A2 ) ( 32 /FPGA_Port_1,_Port_3_DDR,_USB/M0_A3 ) ( 33 +2.5V ) ( 34 GND ) ( 35 /DDR_Banks/M0_A4 ) ( 36 /FPGA_Port_1,_Port_3_DDR,_USB/M0_A5 ) ( 37 /FPGA_Port_1,_Port_3_DDR,_USB/M0_A6 ) ( 38 /DDR_Banks/M0_A7 ) ( 39 /FPGA_Port_1,_Port_3_DDR,_USB/M0_A8 ) ( 40 /FPGA_Port_1,_Port_3_DDR,_USB/M0_A9 ) ( 41 /FPGA_Port_1,_Port_3_DDR,_USB/M0_A11 ) ( 42 /FPGA_Port_1,_Port_3_DDR,_USB/M0_A12 ) ( 43 ? ) ( 44 /FPGA_Port_1,_Port_3_DDR,_USB/M0_CLK# ) ( 45 /FPGA_Port_1,_Port_3_DDR,_USB/M0_CKE ) ( 46 /DDR_Banks/M0_CLK ) ( 47 /DDR_Banks/M0_UDM ) ( 48 GND ) ( 49 /DDR_Banks/M0_VREF ) ( 50 ? ) ( 51 /FPGA_Port_1,_Port_3_DDR,_USB/M0_UDQS ) ( 52 GND ) ( 53 ? ) ( 54 /DDR_Banks/M0_DQ8 ) ( 55 +2.5V ) ( 56 /DDR_Banks/M0_DQ9 ) ( 57 /DDR_Banks/M0_DQ10 ) ( 58 GND ) ( 59 /FPGA_Port_1,_Port_3_DDR,_USB/M0_DQ11 ) ( 60 /FPGA_Port_1,_Port_3_DDR,_USB/M0_DQ12 ) ( 61 +2.5V ) ( 62 /FPGA_Port_1,_Port_3_DDR,_USB/M0_DQ13 ) ( 63 /FPGA_Port_1,_Port_3_DDR,_USB/M0_DQ14 ) ( 64 GND ) ( 65 /DDR_Banks/M0_DQ15 ) ( 66 GND ) ) ) * { Allowed footprints by component: $component C140 SM* C? C1-1 $endlist $component C142 SM* C? C1-1 $endlist $component C144 CP* SM* $endlist $component C143 SM* C? C1-1 $endlist $component C141 SM* C? C1-1 $endlist $component C136 SM* C? C1-1 $endlist $component C138 SM* C? C1-1 $endlist $component C139 CP* SM* $endlist $component C137 SM* C? C1-1 $endlist $component C133 SM* C? C1-1 $endlist $component C135 CP* SM* $endlist $component C134 SM* C? C1-1 $endlist $component C131 SM* C? C1-1 $endlist $component C132 CP* SM* $endlist $component C130 CP* SM* $endlist $component C129 SM* C? C1-1 $endlist $component C107 CP* SM* $endlist $component C110 SM* C? C1-1 $endlist $component R64 R? SM0603 SM0805 $endlist $component R63 R? SM0603 SM0805 $endlist $component C116 CP* SM* $endlist $component C113 SM* C? C1-1 $endlist $component C125 SM* C? C1-1 $endlist $component C128 CP* SM* $endlist $component R67 R? SM0603 SM0805 $endlist $component R68 R? SM0603 SM0805 $endlist $component C121 SM* C? C1-1 $endlist $component C118 CP* SM* $endlist $component C117 CP* SM* $endlist $component C120 SM* C? C1-1 $endlist $component R66 R? SM0603 SM0805 $endlist $component R65 R? SM0603 SM0805 $endlist $component C127 CP* SM* $endlist $component C124 SM* C? C1-1 $endlist $component C112 SM* C? C1-1 $endlist $component C115 CP* SM* $endlist $component R61 R? SM0603 SM0805 $endlist $component R62 R? SM0603 SM0805 $endlist $component C109 SM* C? C1-1 $endlist $component C106 CP* SM* $endlist $component C105 CP* SM* $endlist $component C108 SM* C? C1-1 $endlist $component R60 R? SM0603 SM0805 $endlist $component R59 R? SM0603 SM0805 $endlist $component C114 CP* SM* $endlist $component C111 SM* C? C1-1 $endlist $component C156 SM* C? C1-1 $endlist $component C94 SM* C? C1-1 $endlist $component C92 SM* C? C1-1 $endlist $component C93 SM* C? C1-1 $endlist $component C91 SM* C? C1-1 $endlist $component C90 SM* C? C1-1 $endlist $component R30 R? SM0603 SM0805 $endlist $component R29 R? SM0603 SM0805 $endlist $component C77 SM* C? C1-1 $endlist $component C76 SM* C? C1-1 $endlist $component C66 SM* C? C1-1 $endlist $component C63 SM* C? C1-1 $endlist $component C60 SM* C? C1-1 $endlist $component C57 SM* C? C1-1 $endlist $component C54 SM* C? C1-1 $endlist $component C69 SM* C? C1-1 $endlist $component C67 SM* C? C1-1 $endlist $component C64 SM* C? C1-1 $endlist $component C61 SM* C? C1-1 $endlist $component C58 SM* C? C1-1 $endlist $component C55 SM* C? C1-1 $endlist $component C68 SM* C? C1-1 $endlist $component C65 SM* C? C1-1 $endlist $component C62 SM* C? C1-1 $endlist $component C59 SM* C? C1-1 $endlist $component C56 SM* C? C1-1 $endlist $component C50 SM* C? C1-1 $endlist $component C47 SM* C? C1-1 $endlist $component C44 SM* C? C1-1 $endlist $component C41 SM* C? C1-1 $endlist $component C53 SM* C? C1-1 $endlist $component C51 SM* C? C1-1 $endlist $component C49 SM* C? C1-1 $endlist $component C46 SM* C? C1-1 $endlist $component C52 SM* C? C1-1 $endlist $component C43 SM* C? C1-1 $endlist $component C40 SM* C? C1-1 $endlist $component C48 SM* C? C1-1 $endlist $component C45 SM* C? C1-1 $endlist $component C42 SM* C? C1-1 $endlist $component C39 SM* C? C1-1 $endlist $component R81 R? SM0603 SM0805 $endlist $component R80 R? SM0603 SM0805 $endlist $component R82 R? SM0603 SM0805 $endlist $component R79 R? SM0603 SM0805 $endlist $component R83 R? SM0603 SM0805 $endlist $component R86 R? SM0603 SM0805 $endlist $component R84 R? SM0603 SM0805 $endlist $component R85 R? SM0603 SM0805 $endlist $component R23 R? SM0603 SM0805 $endlist $component R22 R? SM0603 SM0805 $endlist $component R24 R? SM0603 SM0805 $endlist $component R21 R? SM0603 SM0805 $endlist $component R19 R? SM0603 SM0805 $endlist $component R20 R? SM0603 SM0805 $endlist $component R17 R? SM0603 SM0805 $endlist $component R18 R? SM0603 SM0805 $endlist $component R16 R? SM0603 SM0805 $endlist $component C146 SM* C? C1-1 $endlist $component C147 SM* C? C1-1 $endlist $component C150 CP* SM* $endlist $component R69 R? SM0603 SM0805 $endlist $component C145 SM* C? C1-1 $endlist $component C148 SM* C? C1-1 $endlist $component R74 R? SM0603 SM0805 $endlist $component C151 SM* C? C1-1 $endlist $component C149 SM* C? C1-1 $endlist $component R71 R? SM0603 SM0805 $endlist $component R70 R? SM0603 SM0805 $endlist $component R73 R? SM0603 SM0805 $endlist $component R72 R? SM0603 SM0805 $endlist $component R76 R? SM0603 SM0805 $endlist $component R75 R? SM0603 SM0805 $endlist $component C154 SM* C? C1-1 $endlist $component C155 CP* SM* $endlist $component R77 R? SM0603 SM0805 $endlist $component R78 R? SM0603 SM0805 $endlist $component C153 SM* C? C1-1 $endlist $component C152 CP* SM* $endlist $component C104 SM* C? C1-1 $endlist $component R57 R? SM0603 SM0805 $endlist $component R56 R? SM0603 SM0805 $endlist $component R58 R? SM0603 SM0805 $endlist $component R45 R? SM0603 SM0805 $endlist $component R44 R? SM0603 SM0805 $endlist $component R41 R? SM0603 SM0805 $endlist $component R40 R? SM0603 SM0805 $endlist $component C100 SM* C? C1-1 $endlist $component C99 SM* C? C1-1 $endlist $component C103 SM* C? C1-1 $endlist $component R43 R? SM0603 SM0805 $endlist $component R42 R? SM0603 SM0805 $endlist $component C102 SM* C? C1-1 $endlist $component C101 SM* C? C1-1 $endlist $component C95 SM* C? C1-1 $endlist $component R35 R? SM0603 SM0805 $endlist $component R36 R? SM0603 SM0805 $endlist $component C98 SM* C? C1-1 $endlist $component R39 R? SM0603 SM0805 $endlist $component R38 R? SM0603 SM0805 $endlist $component C97 SM* C? C1-1 $endlist $component C96 SM* C? C1-1 $endlist $component R37 R? SM0603 SM0805 $endlist $component R34 R? SM0603 SM0805 $endlist $component R33 R? SM0603 SM0805 $endlist $component R31 R? SM0603 SM0805 $endlist $component R32 R? SM0603 SM0805 $endlist $component C82 SM* C? C1-1 $endlist $component C83 SM* C? C1-1 $endlist $component C84 SM* C? C1-1 $endlist $component R27 R? SM0603 SM0805 $endlist $component R28 R? SM0603 SM0805 $endlist $component C85 SM* C? C1-1 $endlist $component C81 SM* C? C1-1 $endlist $component R26 R? SM0603 SM0805 $endlist $component R25 R? SM0603 SM0805 $endlist $component C80 SM* C? C1-1 $endlist $component C79 SM* C? C1-1 $endlist $component C78 SM* C? C1-1 $endlist $component C75 SM* C? C1-1 $endlist $component C74 SM* C? C1-1 $endlist $component C73 SM* C? C1-1 $endlist $component C72 SM* C? C1-1 $endlist $component R53 R? SM0603 SM0805 $endlist $component R54 R? SM0603 SM0805 $endlist $component R55 R? SM0603 SM0805 $endlist $component R49 R? SM0603 SM0805 $endlist $component R50 R? SM0603 SM0805 $endlist $component R52 R? SM0603 SM0805 $endlist $component R51 R? SM0603 SM0805 $endlist $component R48 R? SM0603 SM0805 $endlist $component R47 R? SM0603 SM0805 $endlist $component R46 R? SM0603 SM0805 $endlist $component C35 SM* C? C1-1 $endlist $component C36 SM* C? C1-1 $endlist $component C37 SM* C? C1-1 $endlist $component C38 SM* C? C1-1 $endlist $component R15 R? SM0603 SM0805 $endlist $component R10 R? SM0603 SM0805 $endlist $component C16 SM* C? C1-1 $endlist $component C15 SM* C? C1-1 $endlist $component C14 SM* C? C1-1 $endlist $component C13 SM* C? C1-1 $endlist $component C9 SM* C? C1-1 $endlist $component C6 SM* C? C1-1 $endlist $component C4 SM* C? C1-1 $endlist $component C2 SM* C? C1-1 $endlist $component C8 SM* C? C1-1 $endlist $component C7 SM* C? C1-1 $endlist $component C5 SM* C? C1-1 $endlist $component C3 SM* C? C1-1 $endlist $component C1 SM* C? C1-1 $endlist $component R1 R? SM0603 SM0805 $endlist $component R2 R? SM0603 SM0805 $endlist $component C11 SM* C? C1-1 $endlist $component C10 SM* C? C1-1 $endlist $component C12 SM* C? C1-1 $endlist $component R9 R? SM0603 SM0805 $endlist $component R3 R? SM0603 SM0805 $endlist $component R4 R? SM0603 SM0805 $endlist $component R6 R? SM0603 SM0805 $endlist $component R5 R? SM0603 SM0805 $endlist $component R8 R? SM0603 SM0805 $endlist $component R7 R? SM0603 SM0805 $endlist $component C70 SM* C? C1-1 $endlist $component C71 SM* C? C1-1 $endlist $component C34 SM* C? C1-1 $endlist $component C33 SM* C? C1-1 $endlist $component C28 SM* C? C1-1 $endlist $component C29 SM* C? C1-1 $endlist $component C31 SM* C? C1-1 $endlist $component C30 SM* C? C1-1 $endlist $component C32 SM* C? C1-1 $endlist $component C27 SM* C? C1-1 $endlist $component C21 SM* C? C1-1 $endlist $component C26 SM* C? C1-1 $endlist $component C24 SM* C? C1-1 $endlist $component C25 SM* C? C1-1 $endlist $component C23 SM* C? C1-1 $endlist $component C22 SM* C? C1-1 $endlist $component R13 R? SM0603 SM0805 $endlist $component R14 R? SM0603 SM0805 $endlist $component R12 R? SM0603 SM0805 $endlist $component R11 R? SM0603 SM0805 $endlist $component C19 SM* C? C1-1 $endlist $component C20 SM* C? C1-1 $endlist $component C18 SM* C? C1-1 $endlist $component C17 SM* C? C1-1 $endlist $endfootprintlist } { Pin List by Nets Net 1 "/DBG_PRG/FPGA_TDO" "FPGA_TDO" IC1 22 U1 A19 Net 2 "/DBG_PRG/FPGA_TDI" "FPGA_TDI" IC1 23 U1 E18 Net 3 "/DBG_PRG/FPGA_TMS" "FPGA_TMS" U1 C18 IC1 21 Net 4 "/DBG_PRG/FPGA_TCK" "FPGA_TCK" U1 G15 IC1 24 Net 5 "/DBG_PRG/AVR_SCK" "AVR_SCK" IC1 40 U9 1 Net 6 "/DDR Banks/M0_UDM" "M0_UDM" U2 47 R23 2 Net 7 "/DDR Banks/M0_LDQS" "M0_LDQS" U2 16 R86 2 Net 8 "/DDR Banks/M0_CLK" "M0_CLK" R21 1 U1 H4 U2 46 Net 9 "/FPGA Port 1, Port 3 DDR, USB/M0_CLK#" "M0_CLK#" U2 44 R21 2 U1 H3 Net 10 "/FPGA Port 1, Port 3 DDR, USB/M1_CLK#" "M1_CLK#" U1 J19 R16 1 U3 44 Net 11 "/FPGA Port 1, Port 3 DDR, USB/M1_CLK" "M1_CLK" U1 H20 R16 2 U3 46 Net 12 "/DDR Banks/M1_CKE" "M1_CKE" U3 45 R17 2 Net 13 "/DDR Banks/M1_CAS#" "M1_CAS#" U3 22 R79 2 Net 14 "/FPGA Port 1, Port 3 DDR, USB/M0_LDM" "M0_LDM" R85 2 U2 20 Net 15 "/FPGA Port 1, Port 3 DDR, USB/M0_UDQS" "M0_UDQS" U2 51 R22 2 Net 16 "/DDR Banks/M1_UDQS" "M1_UDQS" R19 2 U3 51 Net 17 "/FPGA Port 1, Port 3 DDR, USB/M1_LDM" "M1_LDM" U3 20 R81 2 Net 18 "/DDR Banks/M1_LDQS" "M1_LDQS" R82 2 U3 16 Net 19 "/FPGA Port 1, Port 3 DDR, USB/M1_UDM" "M1_UDM" R18 2 U3 47 Net 20 "/DDR Banks/M1_CS#" "M1_CS#" R20 2 U3 24 Net 21 "/Non volatile memories/NF_ALE" "NF_ALE" U1 A14 U5 17 Net 22 "/Non volatile memories/NF_CLE" "NF_CLE" U5 16 U1 B14 Net 23 "/Non volatile memories/NF_WE_N" "NF_WE_N" U1 C14 U5 18 Net 24 "/Non volatile memories/NF_CS1_N" "NF_CS1_N" U5 9 U1 D15 Net 25 "/FPGA, Port0, Port2, PROG IF/NF_RE_N" "NF_RE_N" U5 8 U1 C15 Net 26 "/Non volatile memories/NF_RNB" "NF_RNB" U5 7 U5 6 U1 A15 Net 27 "/FPGA, Port0, Port2, PROG IF/PROG_CCLK" "PROG_CCLK" U8 6 U1 AA21 Net 28 "/FPGA, Port0, Port2, PROG IF/PROG_CSO" "PROG_CSO" U8 1 U1 T5 Net 29 "/USB/USBA_SPD" "USBA_SPD" U6 1 U1 F16 Net 30 "/FPGA Port 1, Port 3 DDR, USB/USBA_OE_N" "USBA_OE_N" U1 C19 U6 9 Net 31 "/USB/USBA_RCV" "USBA_RCV" U1 F17 U6 2 Net 32 "/USB/USBA_VP" "USBA_VP" U6 3 U1 D19 Net 33 "/DBG_PRG/AVR_MISO" "AVR_MISO" U9 20 IC1 38 Net 34 "/DBG_PRG/AVR_MOSI" "AVR_MOSI" U9 16 IC1 39 Net 35 "/DBG_PRG/AVR_RST" "AVR_RST" U9 13 IC1 37 R57 1 Net 36 "/FPGA, Port0, Port2, PROG IF/SD_CMD" "SD_CMD" J1 3 U1 C16 Net 37 "/Non volatile memories/SD_CLK" "SD_CLK" U1 A17 J1 5 Net 38 "/Ethernet Phy/ETH_TXEN" "ETH_TXEN" U1 D9 U4 16 Net 39 "/Ethernet Phy/ETH_TXER" "ETH_TXER" U4 14 U1 D8 Net 40 "/FPGA, Port0, Port2, PROG IF/ETH_CLK" "ETH_CLK" U4 46 U1 A4 Net 41 "/Ethernet Phy/ETH_INT" "ETH_INT" U1 A10 U4 25 Net 42 "/DDR Banks/M0_WE#" "M0_WE#" R84 2 U2 21 Net 43 "/FPGA Port 1, Port 3 DDR, USB/M0_RAS#" "M0_RAS#" RP15 8 U2 23 Net 44 "/FPGA Port 1, Port 3 DDR, USB/M1_RAS#" "M1_RAS#" RP2 8 U3 23 Net 45 "/DDR Banks/M1_WE#" "M1_WE#" U3 21 R80 2 Net 46 "/DDR Banks/M0_CAS#" "M0_CAS#" U2 22 R83 2 Net 47 "/FPGA Port 1, Port 3 DDR, USB/M0_CKE" "M0_CKE" U2 45 R24 2 Net 48 "/FPGA Port 1, Port 3 DDR, USB/USBA_VM" "USBA_VM" U1 D20 U6 4 Net 49 "/FPGA Port 1, Port 3 DDR, USB/USBD_SPD" "USBD_SPD" U1 B20 U7 1 Net 50 "/FPGA Port 1, Port 3 DDR, USB/USBD_OE_N" "USBD_OE_N" U7 9 U1 A21 Net 51 "/FPGA Port 1, Port 3 DDR, USB/USBD_RCV" "USBD_RCV" U7 2 U1 A20 Net 52 "/USB/USBD_VP" "USBD_VP" U1 B21 U7 3 Net 53 "/FPGA Port 1, Port 3 DDR, USB/USBD_VM" "USBD_VM" U1 B22 U7 4 Net 54 "/FPGA, Port0, Port2, PROG IF/ETH_RXC" "ETH_RXC" U4 10 U1 A7 Net 55 "/FPGA, Port0, Port2, PROG IF/ETH_RESET_N" "ETH_RESET_N" U4 48 U1 C7 Net 56 "/FPGA, Port0, Port2, PROG IF/ETH_CRS" "ETH_CRS" U4 22 U1 B10 Net 57 "/FPGA, Port0, Port2, PROG IF/ETH_COL" "ETH_COL" U4 21 U1 A9 Net 58 "/FPGA, Port0, Port2, PROG IF/ETH_MDIO" "ETH_MDIO" R1 1 U1 D6 U4 1 Net 59 "/Ethernet Phy/ETH_MDC" "ETH_MDC" U1 D7 U4 2 Net 60 "/FPGA, Port0, Port2, PROG IF/ETH_RXDV" "ETH_RXDV" U4 9 U1 A6 Net 61 "/Ethernet Phy/ETH_RXER" "ETH_RXER" U4 11 U1 B8 Net 62 "/Ethernet Phy/ETH_TXC" "ETH_TXC" U4 15 U1 C8 Net 63 "/FPGA, Port0, Port2, PROG IF/IS_STANDBY" "IS_STANDBY" U24 22 U1 Y5 Net 64 "/Image Sensor/IS_TRIGGER" "IS_TRIGGER" U1 Y3 U24 27 Net 65 "/Image Sensor/IS_PIXEL" "IS_PIXEL" U1 AB6 U24 13 Net 66 "/Image Sensor/IS_FRAME" "IS_FRAME" U1 AB2 U24 28 Net 67 "+2.8_VDDIO" "+2.8_VDDIO" U22 6 U24 12 U24 18 R65 1 C127 1 C140 1 C142 1 C141 1 C144 1 C143 1 C124 1 Net 68 "+2.8_VAAPIX" "+2.8_VAAPIX" C132 1 C131 1 U24 37 U24 38 U19 6 C112 1 C115 1 R61 1 Net 69 "/FPGA, Port0, Port2, PROG IF/IS_SDA" "IS_SDA" U24 16 U1 AA6 Net 70 "/Image Sensor/IS_I2C_ADDR" "IS_I2C_ADDR" U24 24 U1 AB4 Net 71 "/Image Sensor/IS_RESET_N" "IS_RESET_N" U24 17 U1 AB5 Net 72 "/FPGA, Port0, Port2, PROG IF/IS_LINE" "IS_LINE" U1 AA2 U24 29 Net 73 "/Image Sensor/IS_FLASH" "IS_FLASH" U24 26 U1 AB3 Net 74 "/FPGA, Port0, Port2, PROG IF/IS_TEST" "IS_TEST" U1 AA4 U24 25 Net 75 "/FPGA, Port0, Port2, PROG IF/IS_OE_N" "IS_OE_N" U1 Y4 U24 23 Net 76 "/FPGA, Port0, Port2, PROG IF/IS_EXTCLK" "IS_EXTCLK" U1 W12 U24 5 Net 77 "/Image Sensor/IS_SCL" "IS_SCL" U1 Y12 U24 15 Net 78 "+2.8_VAA" "+2.8_VAA" R59 1 C114 1 C111 1 C134 1 C135 1 U24 40 U18 6 U24 36 U24 34 C133 1 Net 79 "/Image Sensor/+1.8_VDD" "+1.8_VDD" U24 14 C136 1 C138 1 C139 1 C137 1 U20 6 C113 1 U24 19 C116 1 R63 1 Net 80 "+2.8_VDDPLL" "+2.8_VDDPLL" U24 4 R67 1 C128 1 C125 1 U23 6 C129 1 C130 1 Net 85 "+2.5V" "+2.5V" C34 1 C71 1 U1 U11 C21 1 C26 1 C24 1 U1 G12 C25 1 C23 1 U1 F11 C17 1 U2 1 U2 3 U2 9 U7 15 R13 1 U6 15 U2 33 C70 1 R11 1 C19 1 U2 15 U2 55 U2 18 U2 61 U1 L2 U1 G2 U3 15 U1 C2 U3 33 U3 18 U3 55 U3 1 U3 61 U3 9 U3 3 C46 1 C49 1 C51 1 C53 1 C56 1 C59 1 C77 1 C94 1 U1 L7 U1 J18 U1 L16 U1 J5 U1 N5 U1 U5 U1 F6 C103 1 L11 1 R43 1 C102 1 U1 F4 C101 1 U1 L21 U1 G21 U1 C21 U1 E19 U1 U18 U1 N18 U1 W21 U1 R21 U1 R6 U1 V6 U1 L8 C68 1 C65 1 C62 1 C66 1 C63 1 C60 1 C57 1 C54 1 C52 1 C43 1 C40 1 U1 N8 C22 1 U1 R2 C33 1 U1 H9 C28 1 C29 1 C31 1 C30 1 C32 1 C27 1 C15 1 U1 R10 U1 W2 U1 H15 U1 K15 U1 M15 U1 D16 C37 1 U1 R12 Net 88 "/DDR Banks/M0_VREF" "M0_VREF" R12 1 R11 2 C18 1 U2 49 C17 2 Net 89 "/DDR Banks/M1_VREF" "M1_VREF" R14 1 R13 2 U3 49 C19 2 C20 1 Net 98 "+3.3V" "+3.3V" U7 12 L2 1 C5 1 C3 1 C1 1 C36 1 C74 1 U9 9 C80 1 R26 1 U6 14 L8 1 C81 1 J4 11 R29 1 U4 24 C14 1 C13 1 C75 2 U6 12 C79 1 U4 7 R57 2 C41 1 U1 Y20 C104 1 C44 1 R1 2 C47 1 C11 1 C50 1 C10 1 U7 14 C72 1 U5 37 R30 1 C73 1 U1 B11 U5 19 U1 G10 U1 E9 U5 12 C90 1 C91 1 C35 1 R55 1 J1 4 J4 3 J4 6 U1 B19 J4 9 U1 E17 R3 1 R4 1 R48 1 U1 B15 U1 G14 U1 E13 R6 1 R5 1 U1 B4 U1 B7 Net 133 "/Ethernet Phy/ETH_A1.8V" "ETH_A1.8V" U4 31 L3 1 C6 1 L1 2 Net 134 "/Ethernet Phy/MAG_SHIELD" "MAG_SHIELD" J4 13 R9 1 J4 14 C12 1 Net 135 "/Ethernet Phy/ETH_PLL1.8V" "ETH_PLL1.8V" U4 47 L3 2 C9 1 Net 136 "/Ethernet Phy/ETH_LED0" "ETH_LED0" U4 26 R7 2 Net 137 "" "" J4 10 R7 1 Net 138 "" "" R2 1 U4 37 Net 142 "+1.8V" "+1.8V" L1 1 U4 13 C4 1 C2 1 Net 143 "/Ethernet Phy/ETH_A3.3V" "ETH_A3.3V" U4 38 L2 2 C8 1 C7 1 Net 144 "/Ethernet Phy/MAG_RX-" "MAG_RX-" J4 8 U4 32 R6 2 Net 145 "/Ethernet Phy/MAG_TX-" "MAG_TX-" J4 2 U4 40 R4 2 Net 146 "/Ethernet Phy/MAG_TX+" "MAG_TX+" U4 41 J4 1 R3 2 Net 147 "" "" J4 12 R8 1 Net 148 "/Ethernet Phy/ETH_LED1" "ETH_LED1" U4 27 R8 2 Net 149 "/Ethernet Phy/MAG_RX+" "MAG_RX+" U4 33 R5 2 J4 7 Net 150 "" "" R49 2 U7 11 Net 151 "" "" J7 5 L7 1 J7 4 Net 153 "" "" U6 11 R51 2 Net 154 "" "" U6 10 R52 2 Net 155 "" "" U7 10 R50 2 Net 156 "/USB/USB_CASE_DEV" "USB_CASE_DEV" R15 1 J7 9 C38 1 J7 8 J7 7 J7 6 Net 157 "/USB/USB_CASE_HOST" "USB_CASE_HOST" C16 1 R10 1 J5 S4 J5 S3 J5 S2 J5 S1 Net 158 "" "" J5 4 L5 1 Net 159 "" "" J5 1 L4 2 Net 160 "" "" L4 1 F1 1 Net 161 "+5V" "+5V" U15 5 C96 1 C97 1 F1 2 R39 1 C98 1 Net 162 "/USB/USBD_D+" "USBD_D+" R53 2 V3 1 V3 1 R55 2 R49 1 J7 3 Net 163 "/USB/USBD_D-" "USBD_D-" V4 1 V4 1 R50 1 J7 2 R54 2 Net 164 "/USB/USBA_D-" "USBA_D-" R52 1 R46 2 J5 2 V2 1 V2 1 Net 165 "/USB/USBA_D+" "USBA_D+" R51 1 V1 1 V1 1 J5 3 R47 2 R48 2 Net 166 "/PSU/VFB3.3" "VFB3.3" C79 2 R25 1 U11 5 R26 2 Net 167 "/PSU/Iout_1.2" "Iout_1.2" U14 3 R33 1 U9 2 Net 168 "" "" L10 1 U15 1 Net 169 "+1.2V" "+1.2V" C93 1 U1 P13 U1 M13 U1 K13 C85 1 L9 1 U1 N12 C48 1 C45 1 C42 1 U1 J8 C39 1 C92 1 U1 J10 U1 P9 U1 M9 U1 K9 U1 P11 U1 M11 U1 K11 U1 R14 C83 1 C76 1 U1 J12 U1 N14 U1 L14 U1 J14 U1 L12 U1 N10 U1 L10 R28 1 C84 1 Net 170 "/PSU/VFB1.2" "VFB1.2" R28 2 R27 1 C83 2 U12 5 Net 171 "" "" R40 2 C100 1 Net 172 "/PSU/lout_2.5" "lout_2.5" U9 11 U17 3 R44 1 Net 173 "/PSU/1.2V_EN" "1.2V_EN" U9 3 U12 1 R58 1 Net 174 "/PSU/VFB2.5" "VFB2.5" C101 2 R42 1 R43 2 U10 9 Net 175 "" "" C153 1 U25 4 Net 176 "" "" R78 1 R77 2 C154 2 U25 5 Net 177 "/PSU/2.5V_EN" "2.5V_EN" R41 1 U9 12 U10 1 Net 178 "+BATT" "+BATT" R45 2 U17 1 U14 1 R34 2 U19 1 U22 3 U22 1 U19 3 U18 3 R32 2 U13 1 U18 1 C105 1 C106 1 U23 3 U23 1 C118 1 R36 2 U16 1 U25 3 U25 1 C117 1 U20 3 U20 1 C152 1 C107 1 Net 179 "/PSU/SW_2.5" "SW_2.5" U10 3 U10 4 L11 2 Net 180 "" "" R40 1 U10 10 Net 181 "/PSU/VFB5.0" "VFB5.0" C96 2 U15 3 R39 2 R38 1 Net 182 "/PSU/lout_3.3" "lout_3.3" U9 4 U13 3 R31 1 Net 183 "/PSU/SW_3.3" "SW_3.3" U11 3 L8 2 Net 184 "/PSU/5V_EN" "5V_EN" U9 15 R37 1 U15 4 Net 185 "/PSU/VIN_DC-DC-1.2" "VIN_DC-DC-1.2" U12 4 C82 1 U14 6 R34 1 R58 2 Net 186 "/PSU/VIN_DC-DC-3.3" "VIN_DC-DC-3.3" R32 1 U13 6 R56 2 C78 1 U11 4 Net 189 "/PSU/SW_1.2" "SW_1.2" U12 3 L9 2 Net 198 "/PSU/lout_5.0" "lout_5.0" U16 3 R35 1 U9 14 Net 201 "/PSU/3.3V_EN" "3.3V_EN" U9 5 U11 1 R56 1 Net 203 "/PSU/VIN_DC-DC-5.0" "VIN_DC-DC-5.0" U16 6 C95 1 L10 2 R36 1 R37 2 U15 6 Net 205 "/PSU/VIN_DC-DC-2.5" "VIN_DC-DC-2.5" R45 1 U17 6 C99 1 U10 6 U10 7 U10 8 Net 206 "" "" J8 5 J8 4 FB1 1 Net 207 "/DBG_PRG/FTDI_USB_DM" "FTDI_USB_DM" J8 2 R70 2 Net 208 "/DBG_PRG/USB_CASE_FTDI" "USB_CASE_FTDI" R69 1 C145 1 J8 6 J8 8 J8 9 J8 7 Net 209 "/DBG_PRG/VCC_USB" "VCC_USB" FB2 2 R73 2 IC1 42 R74 1 C150 1 IC1 4 IC1 3 Net 223 "" "" X1 3 C147 1 IC1 44 Net 224 "/DBG_PRG/3.3V_USB" "3.3V_USB" IC1 6 R76 1 C149 2 R75 1 IC1 14 IC1 31 Net 227 "" "" C146 1 X1 1 IC1 43 Net 228 "/DBG_PRG/5V_USB" "5V_USB" C148 1 J8 1 FB2 1 Net 229 "/DBG_PRG/FTDI_USB_DP" "FTDI_USB_DP" R71 2 J8 3 Net 231 "" "" IC1 26 R76 2 Net 232 "" "" R71 1 R72 2 IC1 7 Net 233 "" "" IC1 8 R70 1 Net 234 "" "" IC1 5 R72 1 Net 235 "" "" IC1 2 R73 1 Net 236 "" "" R75 2 IC1 10 Net 237 "" "" C151 1 R74 2 IC1 46 Net 260 "/FPGA Port 1, Port 3 DDR, USB/R_M1_BA1" "R_M1_BA1" RP2 3 U1 K17 Net 261 "/FPGA Port 1, Port 3 DDR, USB/R_M1_BA0" "R_M1_BA0" RP2 2 U1 J17 Net 262 "/FPGA Port 1, Port 3 DDR, USB/R_M1_RAS#" "R_M1_RAS#" RP2 1 U1 H21 Net 263 "/FPGA Port 1, Port 3 DDR, USB/R_M1_CAS#" "R_M1_CAS#" U1 H22 R79 1 Net 264 "/FPGA Port 1, Port 3 DDR, USB/R_M1_A2" "R_M1_A2" RP1 3 U1 E22 Net 265 "/FPGA Port 1, Port 3 DDR, USB/R_M1_A3" "R_M1_A3" RP1 4 U1 G20 Net 266 "/FPGA Port 1, Port 3 DDR, USB/R_M1_A1" "R_M1_A1" U1 F22 RP1 2 Net 267 "/FPGA Port 1, Port 3 DDR, USB/R_M1_A0" "R_M1_A0" RP1 1 U1 F21 Net 268 "/FPGA Port 1, Port 3 DDR, USB/R_M1_A10" "R_M1_A10" U1 G19 RP2 4 Net 269 "/FPGA Port 1, Port 3 DDR, USB/R_M0_DQ15" "R_M0_DQ15" U1 V1 RP10 4 Net 270 "/FPGA Port 1, Port 3 DDR, USB/R_M0_DQ14" "R_M0_DQ14" U1 V2 RP10 3 Net 271 "/FPGA Port 1, Port 3 DDR, USB/R_M0_DQ13" "R_M0_DQ13" RP10 2 U1 U1 Net 272 "/FPGA Port 1, Port 3 DDR, USB/R_M0_DQ12" "R_M0_DQ12" RP10 1 U1 U3 Net 273 "/FPGA Port 1, Port 3 DDR, USB/R_M1_CKE" "R_M1_CKE" R17 1 U1 D21 Net 274 "/FPGA Port 1, Port 3 DDR, USB/R_M1_CS#" "R_M1_CS#" U1 H16 R20 1 Net 275 "/FPGA Port 1, Port 3 DDR, USB/R_M1_WE#" "R_M1_WE#" U1 H19 R80 1 Net 276 "/FPGA Port 1, Port 3 DDR, USB/R_M1_LDM" "R_M1_LDM" R81 1 U1 L19 Net 277 "/FPGA Port 1, Port 3 DDR, USB/R_M1_LDQS" "R_M1_LDQS" U1 L20 R82 1 Net 278 "/FPGA Port 1, Port 3 DDR, USB/R_M1_A9" "R_M1_A9" U1 C22 RP7 6 Net 279 "/FPGA Port 1, Port 3 DDR, USB/R_M1_A8" "R_M1_A8" U1 C20 RP7 5 Net 280 "/FPGA Port 1, Port 3 DDR, USB/R_M1_A7" "R_M1_A7" RP6 8 U1 E20 Net 281 "/FPGA Port 1, Port 3 DDR, USB/R_M1_A6" "R_M1_A6" RP6 7 U1 K19 Net 282 "/FPGA Port 1, Port 3 DDR, USB/R_M1_A5" "R_M1_A5" RP6 6 U1 K20 Net 283 "/FPGA Port 1, Port 3 DDR, USB/R_M1_A4" "R_M1_A4" RP6 5 U1 F20 Net 284 "/FPGA Port 1, Port 3 DDR, USB/R_M1_A12" "R_M1_A12" U1 D22 RP7 8 Net 285 "/FPGA Port 1, Port 3 DDR, USB/R_M1_A11" "R_M1_A11" RP7 7 U1 F19 Net 302 "/FPGA Port 1, Port 3 DDR, USB/R_M1_DQ12" "R_M1_DQ12" U1 U20 RP8 5 Net 304 "/FPGA Port 1, Port 3 DDR, USB/R_M1_DQ10" "R_M1_DQ10" RP9 7 U1 R20 Net 306 "/FPGA Port 1, Port 3 DDR, USB/R_M1_DQ0" "R_M1_DQ0" U1 N20 RP5 1 Net 307 "/FPGA Port 1, Port 3 DDR, USB/R_M1_UDM" "R_M1_UDM" R18 1 U1 M20 Net 308 "/FPGA Port 1, Port 3 DDR, USB/R_M1_DQ4" "R_M1_DQ4" U1 J20 RP4 1 Net 349 "/FPGA Port 1, Port 3 DDR, USB/R_M1_DQ14" "R_M1_DQ14" U1 V21 RP8 7 Net 350 "/FPGA Port 1, Port 3 DDR, USB/R_M1_UDQS" "R_M1_UDQS" U1 T21 R19 1 Net 351 "/FPGA Port 1, Port 3 DDR, USB/R_M1_DQ8" "R_M1_DQ8" RP9 5 U1 P21 Net 352 "/FPGA Port 1, Port 3 DDR, USB/R_M1_DQ2" "R_M1_DQ2" U1 M21 RP5 3 Net 353 "/FPGA Port 1, Port 3 DDR, USB/R_M1_DQ6" "R_M1_DQ6" U1 K21 RP4 3 Net 357 "/FPGA Port 1, Port 3 DDR, USB/R_M1_DQ15" "R_M1_DQ15" U1 V22 RP8 8 Net 358 "/FPGA Port 1, Port 3 DDR, USB/R_M1_DQ13" "R_M1_DQ13" RP8 6 U1 U22 Net 360 "/FPGA Port 1, Port 3 DDR, USB/R_M1_DQ11" "R_M1_DQ11" U1 R22 RP9 8 Net 361 "/FPGA Port 1, Port 3 DDR, USB/R_M1_DQ9" "R_M1_DQ9" U1 P22 RP9 6 Net 362 "/FPGA Port 1, Port 3 DDR, USB/R_M1_DQ1" "R_M1_DQ1" RP5 2 U1 N22 Net 363 "/FPGA Port 1, Port 3 DDR, USB/R_M1_DQ3" "R_M1_DQ3" U1 M22 RP5 4 Net 365 "/FPGA Port 1, Port 3 DDR, USB/R_M1_DQ7" "R_M1_DQ7" RP4 4 U1 K22 Net 366 "/FPGA Port 1, Port 3 DDR, USB/R_M1_DQ5" "R_M1_DQ5" U1 J22 RP4 2 Net 368 "/FPGA Port 1, Port 3 DDR, USB/R_M0_A7" "R_M0_A7" U1 H6 RP17 1 Net 369 "/FPGA Port 1, Port 3 DDR, USB/R_M0_A2" "R_M0_A2" RP14 3 U1 H5 Net 370 "/FPGA Port 1, Port 3 DDR, USB/R_M0_A6" "R_M0_A6" RP17 2 U1 J4 Net 371 "/FPGA Port 1, Port 3 DDR, USB/R_M0_A3" "R_M0_A3" U1 K6 RP14 4 Net 372 "/FPGA Port 1, Port 3 DDR, USB/R_M0_A10" "R_M0_A10" U1 G4 RP15 4 Net 373 "/FPGA Port 1, Port 3 DDR, USB/R_M0_DQ2" "R_M0_DQ2" RP13 3 U1 M2 Net 374 "/FPGA Port 1, Port 3 DDR, USB/R_M0_DQ6" "R_M0_DQ6" U1 K2 RP12 3 Net 375 "/FPGA Port 1, Port 3 DDR, USB/R_M0_A0" "R_M0_A0" U1 H2 RP14 1 Net 382 "/FPGA Port 1, Port 3 DDR, USB/R_M0_DQ0" "R_M0_DQ0" RP13 1 U1 N3 Net 383 "/FPGA Port 1, Port 3 DDR, USB/R_M0_A5" "R_M0_A5" U1 K3 RP17 3 Net 384 "/FPGA Port 1, Port 3 DDR, USB/R_M0_DQ4" "R_M0_DQ4" RP12 1 U1 J3 Net 385 "/FPGA Port 1, Port 3 DDR, USB/R_M0_BA0" "R_M0_BA0" RP15 2 U1 G3 Net 386 "/FPGA Port 1, Port 3 DDR, USB/R_M0_A4" "R_M0_A4" U1 F3 RP17 4 Net 387 "/FPGA Port 1, Port 3 DDR, USB/R_M0_A8" "R_M0_A8" RP18 4 U1 E3 Net 392 "/FPGA Port 1, Port 3 DDR, USB/R_M0_DQ1" "R_M0_DQ1" RP13 2 U1 N1 Net 393 "/FPGA Port 1, Port 3 DDR, USB/R_M0_DQ3" "R_M0_DQ3" U1 M1 RP13 4 Net 395 "/FPGA Port 1, Port 3 DDR, USB/R_M0_DQ7" "R_M0_DQ7" RP12 4 U1 K1 Net 396 "/FPGA Port 1, Port 3 DDR, USB/R_M0_DQ5" "R_M0_DQ5" U1 J1 RP12 2 Net 397 "/FPGA Port 1, Port 3 DDR, USB/R_M0_A1" "R_M0_A1" U1 H1 RP14 2 Net 398 "/FPGA Port 1, Port 3 DDR, USB/R_M0_BA1" "R_M0_BA1" U1 G1 RP15 3 Net 400 "/FPGA Port 1, Port 3 DDR, USB/R_M0_A9" "R_M0_A9" RP18 3 U1 E1 Net 401 "/FPGA Port 1, Port 3 DDR, USB/R_M0_A12" "R_M0_A12" U1 D1 RP18 1 Net 402 "/FPGA Port 1, Port 3 DDR, USB/R_M0_A11" "R_M0_A11" RP18 2 U1 C1 Net 404 "/FPGA Port 1, Port 3 DDR, USB/R_M0_RAS#" "R_M0_RAS#" RP15 1 U1 K5 Net 405 "/FPGA Port 1, Port 3 DDR, USB/R_M0_CAS#" "R_M0_CAS#" R83 1 U1 K4 Net 406 "/FPGA Port 1, Port 3 DDR, USB/R_M0_LDM" "R_M0_LDM" U1 L4 R85 1 Net 407 "/FPGA Port 1, Port 3 DDR, USB/R_M0_UDM" "R_M0_UDM" R23 1 U1 M3 Net 408 "/FPGA Port 1, Port 3 DDR, USB/R_M0_CKE" "R_M0_CKE" R24 1 U1 D2 Net 409 "/FPGA Port 1, Port 3 DDR, USB/R_M0_UDQS" "R_M0_UDQS" U1 T2 R22 1 Net 410 "/FPGA Port 1, Port 3 DDR, USB/R_M0_DQ11" "R_M0_DQ11" RP11 4 U1 R1 Net 411 "/FPGA Port 1, Port 3 DDR, USB/R_M0_DQ10" "R_M0_DQ10" RP11 3 U1 R3 Net 412 "/FPGA Port 1, Port 3 DDR, USB/R_M0_DQ9" "R_M0_DQ9" RP11 2 U1 P1 Net 413 "/FPGA Port 1, Port 3 DDR, USB/R_M0_DQ8" "R_M0_DQ8" U1 P2 RP11 1 Net 414 "/FPGA Port 1, Port 3 DDR, USB/R_M0_WE#" "R_M0_WE#" U1 F2 R84 1 Net 415 "/FPGA Port 1, Port 3 DDR, USB/R_M0_LDQS" "R_M0_LDQS" U1 L3 R86 1 Net 416 "" "" U1 AA1 R29 2 Net 419 "" "" R30 2 U1 Y22 Net 454 "AGND" "AGND" C108 2 R60 2 R62 2 C114 2 C115 2 U18 2 FB3 1 U19 2 C109 2 C106 2 C105 2 U24 35 U24 39 C133 2 C135 2 C134 2 C131 2 C132 2 Net 465 "" "" U22 5 R66 1 R65 2 C124 2 Net 466 "" "" C112 2 U19 5 R61 2 R62 1 Net 467 "" "" C109 1 U19 4 Net 468 "" "" U22 4 C120 1 Net 469 "" "" R64 1 R63 2 C113 2 U20 5 Net 470 "" "" R67 2 R68 1 C125 2 U23 5 Net 471 "" "" U23 4 C121 1 Net 472 "" "" C110 1 U20 4 Net 473 "" "" C108 1 U18 4 Net 474 "" "" U18 5 R60 1 C111 2 R59 2 Net 503 "/FPGA Port 1, Port 3 DDR, USB/M1_DQ13" "M1_DQ13" RP8 3 U3 62 Net 504 "/DDR Banks/M1_DQ14" "M1_DQ14" RP8 2 U3 63 Net 505 "/DDR Banks/M1_DQ15" "M1_DQ15" U3 65 RP8 1 Net 506 "/FPGA Port 1, Port 3 DDR, USB/M0_DQ0" "M0_DQ0" U2 2 RP13 8 Net 507 "/DDR Banks/M0_DQ1" "M0_DQ1" U2 4 RP13 7 Net 508 "/FPGA Port 1, Port 3 DDR, USB/M0_DQ2" "M0_DQ2" RP13 6 U2 5 Net 509 "/FPGA Port 1, Port 3 DDR, USB/M0_DQ3" "M0_DQ3" U2 7 RP13 5 Net 510 "/DDR Banks/M0_DQ4" "M0_DQ4" U2 8 RP12 8 Net 511 "/FPGA Port 1, Port 3 DDR, USB/M0_DQ5" "M0_DQ5" U2 10 RP12 7 Net 512 "/FPGA Port 1, Port 3 DDR, USB/M0_DQ6" "M0_DQ6" RP12 6 U2 11 Net 513 "/DDR Banks/M0_DQ7" "M0_DQ7" U2 13 RP12 5 Net 514 "/DDR Banks/M0_DQ8" "M0_DQ8" U2 54 RP11 8 Net 515 "/DDR Banks/M0_DQ9" "M0_DQ9" U2 56 RP11 7 Net 516 "/DDR Banks/M0_DQ10" "M0_DQ10" U2 57 RP11 6 Net 517 "/FPGA Port 1, Port 3 DDR, USB/M0_DQ11" "M0_DQ11" RP11 5 U2 59 Net 518 "/FPGA Port 1, Port 3 DDR, USB/M0_DQ12" "M0_DQ12" RP10 8 U2 60 Net 519 "/FPGA Port 1, Port 3 DDR, USB/M0_DQ13" "M0_DQ13" U2 62 RP10 7 Net 520 "/FPGA Port 1, Port 3 DDR, USB/M1_DQ0" "M1_DQ0" RP5 8 U3 2 Net 521 "/DDR Banks/M1_DQ1" "M1_DQ1" RP5 7 U3 4 Net 522 "/DDR Banks/M1_DQ2" "M1_DQ2" RP5 6 U3 5 Net 523 "/FPGA Port 1, Port 3 DDR, USB/M1_DQ3" "M1_DQ3" RP5 5 U3 7 Net 524 "/FPGA Port 1, Port 3 DDR, USB/M1_DQ4" "M1_DQ4" RP4 8 U3 8 Net 525 "/DDR Banks/M1_DQ5" "M1_DQ5" U3 10 RP4 7 Net 526 "/FPGA Port 1, Port 3 DDR, USB/M1_DQ6" "M1_DQ6" U3 11 RP4 6 Net 527 "/FPGA Port 1, Port 3 DDR, USB/M1_DQ7" "M1_DQ7" U3 13 RP4 5 Net 528 "/FPGA Port 1, Port 3 DDR, USB/M1_DQ8" "M1_DQ8" RP9 4 U3 54 Net 529 "/FPGA Port 1, Port 3 DDR, USB/M1_DQ9" "M1_DQ9" U3 56 RP9 3 Net 530 "/FPGA Port 1, Port 3 DDR, USB/M1_DQ10" "M1_DQ10" U3 57 RP9 2 Net 531 "/DDR Banks/M1_DQ11" "M1_DQ11" RP9 1 U3 59 Net 532 "/FPGA Port 1, Port 3 DDR, USB/M1_DQ12" "M1_DQ12" U3 60 RP8 4 Net 533 "/FPGA Port 1, Port 3 DDR, USB/M1_A4" "M1_A4" RP6 4 U3 35 Net 534 "/FPGA Port 1, Port 3 DDR, USB/M1_A5" "M1_A5" RP6 3 U3 36 Net 535 "/FPGA Port 1, Port 3 DDR, USB/M1_A6" "M1_A6" RP6 2 U3 37 Net 536 "/DDR Banks/M1_A7" "M1_A7" U3 38 RP6 1 Net 537 "/DDR Banks/M1_A8" "M1_A8" RP7 4 U3 39 Net 538 "/FPGA Port 1, Port 3 DDR, USB/M1_A9" "M1_A9" RP7 3 U3 40 Net 539 "/DDR Banks/M1_A10" "M1_A10" U3 28 RP2 5 Net 540 "/FPGA Port 1, Port 3 DDR, USB/M1_A11" "M1_A11" U3 41 RP7 2 Net 541 "/FPGA Port 1, Port 3 DDR, USB/M1_A12" "M1_A12" RP7 1 U3 42 Net 542 "/FPGA Port 1, Port 3 DDR, USB/M0_DQ14" "M0_DQ14" RP10 6 U2 63 Net 543 "/DDR Banks/M0_DQ15" "M0_DQ15" U2 65 RP10 5 Net 544 "/DDR Banks/M0_A0" "M0_A0" RP14 8 U2 29 Net 545 "/FPGA Port 1, Port 3 DDR, USB/M0_A1" "M0_A1" RP14 7 U2 30 Net 546 "/FPGA Port 1, Port 3 DDR, USB/M0_A2" "M0_A2" U2 31 RP14 6 Net 547 "/FPGA Port 1, Port 3 DDR, USB/M0_A3" "M0_A3" U2 32 RP14 5 Net 548 "/DDR Banks/M0_A4" "M0_A4" RP17 5 U2 35 Net 549 "/FPGA Port 1, Port 3 DDR, USB/M0_A5" "M0_A5" RP17 6 U2 36 Net 550 "/FPGA Port 1, Port 3 DDR, USB/M0_A6" "M0_A6" RP17 7 U2 37 Net 551 "/DDR Banks/M0_A7" "M0_A7" U2 38 RP17 8 Net 552 "/FPGA Port 1, Port 3 DDR, USB/M0_A8" "M0_A8" RP18 5 U2 39 Net 553 "/FPGA Port 1, Port 3 DDR, USB/M0_A9" "M0_A9" U2 40 RP18 6 Net 554 "/DDR Banks/M0_A10" "M0_A10" RP15 5 U2 28 Net 555 "/FPGA Port 1, Port 3 DDR, USB/M0_A11" "M0_A11" RP18 7 U2 41 Net 556 "/FPGA Port 1, Port 3 DDR, USB/M0_A12" "M0_A12" U2 42 RP18 8 Net 557 "/DDR Banks/M1_A0" "M1_A0" U3 29 RP1 8 Net 558 "/DDR Banks/M1_A1" "M1_A1" RP1 7 U3 30 Net 559 "/DDR Banks/M1_A2" "M1_A2" RP1 6 U3 31 Net 560 "/FPGA Port 1, Port 3 DDR, USB/M1_A3" "M1_A3" RP1 5 U3 32 Net 561 "/FPGA, Port0, Port2, PROG IF/FPGA_BANK0_IO_36" "FPGA_BANK0_IO_36" P1 30 U1 T14 Net 563 "/FPGA GPIOS/FPGA_BANK0_IO_38" "FPGA_BANK0_IO_38" U1 Y13 X2 3 Net 564 "/FPGA GPIOS/FPGA_BANK0_IO_39" "FPGA_BANK0_IO_39" U1 AB13 P1 23 P1 23 Net 565 "/FPGA GPIOS/FPGA_BANK0_IO_40" "FPGA_BANK0_IO_40" U1 Y11 P1 32 Net 568 "/FPGA, Port0, Port2, PROG IF/FPGA_BANK0_IO_43" "FPGA_BANK0_IO_43" U1 V11 P1 34 Net 569 "/FPGA, Port0, Port2, PROG IF/FPGA_BANK0_IO_44" "FPGA_BANK0_IO_44" P1 31 U1 W11 Net 570 "/FPGA, Port0, Port2, PROG IF/FPGA_BANK0_IO_45" "FPGA_BANK0_IO_45" U1 Y9 P1 35 Net 571 "/FPGA GPIOS/FPGA_BANK0_IO_46" "FPGA_BANK0_IO_46" U1 W10 P1 36 Net 572 "/FPGA GPIOS/FPGA_BANK0_IO_47" "FPGA_BANK0_IO_47" U1 Y10 P1 33 Net 573 "/FPGA GPIOS/FPGA_BANK0_IO_48" "FPGA_BANK0_IO_48" U1 W8 P1 40 Net 575 "/FPGA, Port0, Port2, PROG IF/FPGA_BANK0_IO_50" "FPGA_BANK0_IO_50" U1 W9 P1 38 Net 577 "/FPGA, Port0, Port2, PROG IF/FPGA_BANK0_IO_52" "FPGA_BANK0_IO_52" P1 37 U1 V9 Net 579 "/FPGA, Port0, Port2, PROG IF/FPGA_BANK0_IO_17" "FPGA_BANK0_IO_17" P1 13 U1 V15 Net 580 "/FPGA, Port0, Port2, PROG IF/FPGA_BANK0_IO_18" "FPGA_BANK0_IO_18" P1 12 U1 AA18 Net 582 "/FPGA GPIOS/FPGA_BANK0_IO_20" "FPGA_BANK0_IO_20" U1 Y17 P1 15 Net 583 "/FPGA GPIOS/FPGA_BANK0_IO_21" "FPGA_BANK0_IO_21" U1 AB17 P1 14 Net 584 "/FPGA GPIOS/FPGA_BANK0_IO_22" "FPGA_BANK0_IO_22" P1 19 U1 AA14 Net 586 "/FPGA GPIOS/FPGA_BANK0_IO_24" "FPGA_BANK0_IO_24" P1 16 U1 Y16 Net 587 "/FPGA GPIOS/FPGA_BANK0_IO_25" "FPGA_BANK0_IO_25" P1 22 U1 W15 Net 589 "/FPGA, Port0, Port2, PROG IF/FPGA_BANK0_IO_27" "FPGA_BANK0_IO_27" U1 W13 P1 21 Net 590 "/FPGA GPIOS/FPGA_BANK0_IO_28" "FPGA_BANK0_IO_28" U1 AA16 P1 17 Net 591 "/FPGA GPIOS/FPGA_BANK0_IO_29" "FPGA_BANK0_IO_29" U1 AB16 P1 18 Net 592 "/FPGA GPIOS/FPGA_BANK0_IO_30" "FPGA_BANK0_IO_30" U1 W14 P1 20 Net 594 "/FPGA, Port0, Port2, PROG IF/FPGA_BANK0_IO_32" "FPGA_BANK0_IO_32" P1 26 U1 Y15 Net 595 "/FPGA GPIOS/FPGA_BANK0_IO_33" "FPGA_BANK0_IO_33" P1 24 U1 AB15 Net 598 "/DDR Banks/M0_BA0" "M0_BA0" RP15 7 U2 26 Net 599 "/FPGA Port 1, Port 3 DDR, USB/M0_BA1" "M0_BA1" U2 27 RP15 6 Net 600 "/FPGA Port 1, Port 3 DDR, USB/M1_BA0" "M1_BA0" RP2 7 U3 26 Net 601 "/DDR Banks/M1_BA1" "M1_BA1" RP2 6 U3 27 Net 604 "/FPGA, Port0, Port2, PROG IF/FPGA_BANK0_IO_56" "FPGA_BANK0_IO_56" U1 U10 P1 39 Net 613 "/FPGA, Port0, Port2, PROG IF/NF_D6" "NF_D6" U1 A11 U5 43 Net 614 "/FPGA, Port0, Port2, PROG IF/NF_D7" "NF_D7" U5 44 U1 D11 Net 615 "/FPGA, Port0, Port2, PROG IF/PROG_MISO0" "PROG_MISO0" U8 5 U1 AB20 Net 616 "/FPGA, Port0, Port2, PROG IF/PROG_MISO1" "PROG_MISO1" U8 2 U1 AA20 Net 617 "/FPGA, Port0, Port2, PROG IF/PROG_MISO2" "PROG_MISO2" U1 U14 U8 3 Net 618 "/FPGA, Port0, Port2, PROG IF/PROG_MISO3" "PROG_MISO3" U1 U13 U8 7 Net 619 "/Non volatile memories/SD_DAT0" "SD_DAT0" J1 7 U1 A18 Net 620 "/Non volatile memories/SD_DAT1" "SD_DAT1" J1 8 U1 B18 Net 621 "/FPGA, Port0, Port2, PROG IF/SD_DAT2" "SD_DAT2" J1 1 U1 A16 Net 622 "/FPGA, Port0, Port2, PROG IF/SD_DAT3" "SD_DAT3" J1 2 U1 B16 Net 623 "/Non volatile memories/NF_D0" "NF_D0" U1 C12 U5 29 Net 624 "/FPGA, Port0, Port2, PROG IF/NF_D1" "NF_D1" U5 30 U1 D14 Net 625 "/FPGA, Port0, Port2, PROG IF/NF_D2" "NF_D2" U5 31 U1 A13 Net 626 "/FPGA, Port0, Port2, PROG IF/NF_D3" "NF_D3" U5 32 U1 B12 Net 627 "/FPGA, Port0, Port2, PROG IF/NF_D4" "NF_D4" U5 41 U1 A12 Net 628 "/FPGA, Port0, Port2, PROG IF/NF_D5" "NF_D5" U1 C11 U5 42 Net 629 "/FPGA, Port0, Port2, PROG IF/ETH_TXD0" "ETH_TXD0" U4 17 U1 D10 Net 630 "/FPGA, Port0, Port2, PROG IF/ETH_TXD1" "ETH_TXD1" U4 18 U1 C9 Net 631 "/FPGA, Port0, Port2, PROG IF/ETH_TXD2" "ETH_TXD2" U1 C10 U4 19 Net 632 "/FPGA, Port0, Port2, PROG IF/ETH_TXD3" "ETH_TXD3" U4 20 U1 A8 Net 633 "/FPGA, Port0, Port2, PROG IF/ETH_RXD0" "ETH_RXD0" U4 6 U1 B6 Net 634 "/FPGA, Port0, Port2, PROG IF/ETH_RXD1" "ETH_RXD1" U1 A5 U4 5 Net 635 "/Ethernet Phy/ETH_RXD2" "ETH_RXD2" U1 C6 U4 4 Net 636 "/FPGA, Port0, Port2, PROG IF/ETH_RXD3" "ETH_RXD3" U4 3 U1 C5 Net 637 "VCCO2" "VCCO2" U8 8 U1 T13 X2 4 C156 2 P1 5 U1 W5 U1 V16 U1 V12 U1 V8 U1 T9 R77 1 C155 1 C154 1 U25 6 C55 1 C58 1 U1 AA19 C61 1 C64 1 C67 1 C69 1 U1 AA7 U1 AA11 U1 AA22 U1 AA3 U1 AA15 Net 638 "/FPGA GPIOS/FPGA_BANK0_IO_1" "FPGA_BANK0_IO_1" U1 T18 P1 2 Net 639 "/FPGA, Port0, Port2, PROG IF/FPGA_BANK0_IO_2" "FPGA_BANK0_IO_2" U1 T17 P1 25 Net 640 "/FPGA, Port0, Port2, PROG IF/FPGA_BANK0_IO_3" "FPGA_BANK0_IO_3" U1 Y19 P1 10 Net 642 "/FPGA, Port0, Port2, PROG IF/FPGA_BANK0_IO_5" "FPGA_BANK0_IO_5" U1 Y18 P1 11 Net 643 "/FPGA GPIOS/FPGA_BANK0_IO_6" "FPGA_BANK0_IO_6" P1 28 U1 T16 Net 644 "/FPGA, Port0, Port2, PROG IF/FPGA_BANK0_IO_7" "FPGA_BANK0_IO_7" U1 T15 P1 27 Net 645 "/FPGA, Port0, Port2, PROG IF/FPGA_BANK0_IO_8" "FPGA_BANK0_IO_8" U1 U17 P1 1 Net 646 "/FPGA, Port0, Port2, PROG IF/FPGA_BANK0_IO_9" "FPGA_BANK0_IO_9" P1 4 U1 U16 Net 647 "/FPGA GPIOS/FPGA_BANK0_IO_10" "FPGA_BANK0_IO_10" P1 7 U1 V19 Net 648 "/FPGA, Port0, Port2, PROG IF/FPGA_BANK0_IO_11" "FPGA_BANK0_IO_11" P1 9 U1 V18 Net 649 "/FPGA GPIOS/FPGA_BANK0_IO_12" "FPGA_BANK0_IO_12" U1 R16 P1 29 Net 651 "/FPGA GPIOS/FPGA_BANK0_IO_14" "FPGA_BANK0_IO_14" P1 6 U1 V17 Net 652 "/FPGA GPIOS/FPGA_BANK0_IO_15" "FPGA_BANK0_IO_15" U1 W17 P1 8 Net 653 "GND" "GND" C149 1 C76 2 FB3 2 FB1 2 C148 2 C151 2 U3 6 U24 30 R69 2 C150 2 U24 44 U24 6 IC1 34 C145 2 C110 2 C107 2 C142 2 C140 2 U22 2 U23 2 U3 64 U3 34 U3 52 P1 3 R64 2 C128 2 U3 66 C137 2 C139 2 C138 2 C136 2 C141 2 C143 2 C144 2 U20 2 C116 2 C127 2 R66 2 C120 2 C117 2 C118 2 C121 2 R68 2 C129 2 C130 2 U3 12 U3 48 U4 35 U4 36 U4 12 J1 6 J1 COM J1 CASE J1 CASE J1 CASE U4 44 U4 23 C10 2 C11 2 R2 2 U4 8 R9 2 C12 2 C6 2 C9 2 C1 2 C3 2 C5 2 C7 2 C8 2 C2 2 C4 2 C104 2 U4 39 J4 5 J4 4 C74 2 C73 2 C72 2 U8 4 X2 2 C156 1 U5 36 U5 13 U10 PAD R54 1 R53 1 C152 2 C153 2 U13 5 C85 2 R27 2 C84 2 C82 2 U15 2 C97 2 R31 2 R33 2 R78 2 C155 2 U14 5 U25 2 C35 2 R46 1 R47 1 U7 7 U7 6 C78 2 V1 2 C16 2 R10 2 C13 2 U12 2 U11 2 U17 5 U6 7 U6 6 C81 2 R25 2 C80 2 U9 8 U9 PAD U10 2 U10 5 C14 2 C15 2 V2 2 R15 2 C38 2 V3 2 V4 2 C37 2 C36 2 L5 2 L7 2 C146 2 C147 2 U1 A3 C99 2 U1 W7 U1 U7 U1 H7 U1 AB22 U1 AA9 U1 W19 U1 R18 U1 L18 U1 G18 U1 D18 U1 N17 U2 58 U2 48 U1 N13 U1 L13 U1 J13 U1 B13 R41 2 U1 A22 C100 2 U1 P12 U1 M12 U1 K12 U1 B17 U1 W16 U1 AA5 U1 E7 U1 R5 U1 L5 U1 G5 U1 B5 U1 V4 U1 D4 U1 U2 U1 N2 U1 J2 U1 E2 U1 A1 C103 2 R42 2 C102 2 R44 2 C41 2 C44 2 C47 2 C50 2 C56 2 C59 2 C39 2 C42 2 C45 2 C77 2 IC1 25 C90 2 IC1 45 C91 2 C93 2 C92 2 C94 2 IC1 47 IC1 18 IC1 9 C49 2 C51 2 C53 2 C65 2 C68 2 C55 2 C58 2 C61 2 C64 2 C67 2 C69 2 U1 U15 U1 AA17 U1 AA13 C48 2 C40 2 C43 2 C52 2 C46 2 C54 2 C57 2 C60 2 C63 2 C66 2 C62 2 C20 2 R12 2 R14 2 C22 2 R35 2 U1 J11 U1 E11 C98 2 U3 58 C34 2 C71 2 C70 2 U2 34 U2 24 R38 2 U2 52 U2 12 U2 66 C95 2 U2 64 C18 2 U16 5 U2 6 C75 1 U1 P10 U1 V10 U1 K14 U1 M14 U1 B9 C23 2 C25 2 C24 2 C26 2 C27 2 U1 N11 U1 N15 U1 J15 C21 2 U1 AB1 U1 E21 U1 J21 U1 U21 U1 E15 U1 V14 U1 P14 U1 N21 U1 L11 U1 K10 C32 2 C30 2 C31 2 U1 N9 C29 2 U1 L9 C28 2 U1 J9 C33 2 U1 M10 Net 654 "/FPGA, Port0, Port2, PROG IF/IS_DOUT0" "IS_DOUT0" U24 45 U1 AB12 Net 655 "/FPGA, Port0, Port2, PROG IF/IS_DOUT1" "IS_DOUT1" U24 46 U1 AA12 Net 656 "/FPGA, Port0, Port2, PROG IF/IS_DOUT2" "IS_DOUT2" U1 AB11 U24 47 Net 657 "/Image Sensor/IS_DOUT3" "IS_DOUT3" U1 AB10 U24 48 Net 658 "/FPGA, Port0, Port2, PROG IF/IS_DOUT4" "IS_DOUT4" U24 1 U1 AA10 Net 659 "/Image Sensor/IS_DOUT5" "IS_DOUT5" U1 AB9 U24 2 Net 660 "/FPGA, Port0, Port2, PROG IF/IS_DOUT6" "IS_DOUT6" U24 3 U1 Y8 Net 661 "/FPGA, Port0, Port2, PROG IF/IS_DOUT7" "IS_DOUT7" U24 7 U1 AA8 Net 662 "/Image Sensor/IS_DOUT8" "IS_DOUT8" U24 8 U1 AB8 Net 663 "/FPGA, Port0, Port2, PROG IF/IS_DOUT9" "IS_DOUT9" U1 Y7 U24 9 Net 664 "/Image Sensor/IS_DOUT10" "IS_DOUT10" U24 10 U1 Y6 Net 665 "/Image Sensor/IS_DOUT11" "IS_DOUT11" U1 AB7 U24 11 } #End