1
0
mirror of git://projects.qi-hardware.com/sie-ceimtun.git synced 2025-01-10 15:40:15 +02:00
sie-ceimtun/Examples/Beta1/logic/build/project_r.par

204 lines
7.2 KiB
Plaintext
Raw Normal View History

Release 12.2 par M.63c (lin64)
Copyright (c) 1995-2010 Xilinx, Inc. All rights reserved.
dellerwin:: Sat Oct 30 18:30:55 2010
par -w project.ncd project_r.ncd
Constraints file: project.pcf.
Loading device for application Rf_Device from file '3s500e.nph' in environment /home/erwin/Xilinxs/12.2/ISE_DS/ISE/.
"beta" is an NCD, version 3.2, device xc3s500e, package vq100, speed -4
Initializing temperature to 85.000 Celsius. (default - Range: -40.000 to 100.000 Celsius)
Initializing voltage to 1.140 Volts. (default - Range: 1.140 to 1.320 Volts)
INFO:Par:282 - No user timing constraints were detected or you have set the option to ignore timing constraints ("par
-x"). Place and Route will run in "Performance Evaluation Mode" to automatically improve the performance of all
internal clocks in this design. Because there are not defined timing requirements, a timing score will not be
reported in the PAR report in this mode. The PAR timing summary will list the performance achieved for each clock.
Note: For the fastest runtime, set the effort level to "std". For best performance, set the effort level to "high".
Device speed data version: "PRODUCTION 1.27 2010-06-22".
Design Summary Report:
Number of External IOBs 32 out of 66 48%
Number of External Input IOBs 20
Number of External Input IBUFs 20
Number of LOCed External Input IBUFs 20 out of 20 100%
Number of External Output IOBs 4
Number of External Output IOBs 4
Number of LOCed External Output IOBs 4 out of 4 100%
Number of External Bidir IOBs 8
Number of External Bidir IOBs 8
Number of LOCed External Bidir IOBs 8 out of 8 100%
Number of BUFGMUXs 1 out of 24 4%
Number of RAMB16s 3 out of 20 15%
Number of Slices 112 out of 4656 2%
Number of SLICEMs 0 out of 2328 0%
Overall effort level (-ol): Standard
Placer effort level (-pl): High
Placer cost table entry (-t): 1
Router effort level (-rl): High
Starting initial Timing Analysis. REAL time: 1 secs
Finished initial Timing Analysis. REAL time: 1 secs
Starting Placer
Total REAL time at the beginning of Placer: 2 secs
Total CPU time at the beginning of Placer: 1 secs
Phase 1.1 Initial Placement Analysis
Phase 1.1 Initial Placement Analysis (Checksum:1010e082) REAL time: 2 secs
Phase 2.7 Design Feasibility Check
Phase 2.7 Design Feasibility Check (Checksum:1010e082) REAL time: 2 secs
Phase 3.31 Local Placement Optimization
Phase 3.31 Local Placement Optimization (Checksum:1010e082) REAL time: 2 secs
Phase 4.2 Initial Clock and IO Placement
Phase 4.2 Initial Clock and IO Placement (Checksum:40d1a052) REAL time: 2 secs
Phase 5.30 Global Clock Region Assignment
Phase 5.30 Global Clock Region Assignment (Checksum:40d1a052) REAL time: 2 secs
Phase 6.36 Local Placement Optimization
Phase 6.36 Local Placement Optimization (Checksum:40d1a052) REAL time: 2 secs
Phase 7.8 Global Placement
...
...
..........
...
...
Phase 7.8 Global Placement (Checksum:a2a5832f) REAL time: 9 secs
Phase 8.5 Local Placement Optimization
Phase 8.5 Local Placement Optimization (Checksum:a2a5832f) REAL time: 9 secs
Phase 9.18 Placement Optimization
Phase 9.18 Placement Optimization (Checksum:14df4917) REAL time: 10 secs
Phase 10.5 Local Placement Optimization
Phase 10.5 Local Placement Optimization (Checksum:14df4917) REAL time: 10 secs
Total REAL time to Placer completion: 10 secs
Total CPU time to Placer completion: 10 secs
Writing design to file project_r.ncd
Starting Router
Phase 1 : 712 unrouted; REAL time: 15 secs
Phase 2 : 603 unrouted; REAL time: 15 secs
Phase 3 : 133 unrouted; REAL time: 16 secs
Phase 4 : 162 unrouted; (Par is working to improve performance) REAL time: 16 secs
Phase 5 : 0 unrouted; (Par is working to improve performance) REAL time: 17 secs
Updating file: project_r.ncd with current fully routed design.
Phase 6 : 0 unrouted; (Par is working to improve performance) REAL time: 17 secs
Phase 7 : 0 unrouted; (Par is working to improve performance) REAL time: 19 secs
Phase 8 : 0 unrouted; (Par is working to improve performance) REAL time: 19 secs
Phase 9 : 0 unrouted; (Par is working to improve performance) REAL time: 19 secs
Phase 10 : 0 unrouted; (Par is working to improve performance) REAL time: 19 secs
Total REAL time to Router completion: 19 secs
Total CPU time to Router completion: 18 secs
Partition Implementation Status
-------------------------------
No Partitions were found in this design.
-------------------------------
Generating "PAR" statistics.
**************************
Generating Clock Report
**************************
+---------------------+--------------+------+------+------------+-------------+
| Clock Net | Resource |Locked|Fanout|Net Skew(ns)|Max Delay(ns)|
+---------------------+--------------+------+------+------------+-------------+
| clk_BUFGP | BUFGMUX_X2Y1| No | 90 | 0.078 | 0.204 |
+---------------------+--------------+------+------+------------+-------------+
* Net Skew is the difference between the minimum and maximum routing
only delays for the net. Note this is different from Clock Skew which
is reported in TRCE timing report. Clock Skew is the difference between
the minimum and maximum path delays which includes logic delays.
Timing Score: 0 (Setup: 0, Hold: 0)
Asterisk (*) preceding a constraint indicates it was not met.
This may be due to a setup or hold violation.
----------------------------------------------------------------------------------------------------------
Constraint | Check | Worst Case | Best Case | Timing | Timing
| | Slack | Achievable | Errors | Score
----------------------------------------------------------------------------------------------------------
Autotimespec constraint for clock net clk | SETUP | N/A| 9.582ns| N/A| 0
_BUFGP | HOLD | 0.968ns| | 0| 0
----------------------------------------------------------------------------------------------------------
All constraints were met.
INFO:Timing:2761 - N/A entries in the Constraints List may indicate that the
constraint is not analyzed due to the following: No paths covered by this
constraint; Other constraints intersect with this constraint; or This
constraint was disabled by a Path Tracing Control. Please run the Timespec
Interaction Report (TSI) via command line (trce tsi) or Timing Analyzer GUI.
Generating Pad Report.
All signals are completely routed.
Total REAL time to PAR completion: 19 secs
Total CPU time to PAR completion: 19 secs
Peak Memory Usage: 365 MB
Placement: Completed - No errors found.
Routing: Completed - No errors found.
Number of error messages: 0
Number of warning messages: 0
Number of info messages: 1
Writing design to file project_r.ncd
PAR done!