mirror of
git://projects.qi-hardware.com/sie-ceimtun.git
synced 2025-01-09 19:30:14 +02:00
187 lines
10 KiB
Plaintext
187 lines
10 KiB
Plaintext
Release 12.2 Map M.63c (lin64)
|
|
Xilinx Mapping Report File for Design 'beta'
|
|
|
|
Design Information
|
|
------------------
|
|
Command Line : map -pr b -p xc3s500e-VQ100-4 project.ngd
|
|
Target Device : xc3s500e
|
|
Target Package : vq100
|
|
Target Speed : -4
|
|
Mapper Version : spartan3e -- $Revision: 1.52 $
|
|
Mapped Date : Sun Oct 31 14:11:28 2010
|
|
|
|
Design Summary
|
|
--------------
|
|
Number of errors: 0
|
|
Number of warnings: 0
|
|
Logic Utilization:
|
|
Number of Slice Flip Flops: 131 out of 9,312 1%
|
|
Number of 4 input LUTs: 112 out of 9,312 1%
|
|
Logic Distribution:
|
|
Number of occupied Slices: 118 out of 4,656 2%
|
|
Number of Slices containing only related logic: 118 out of 118 100%
|
|
Number of Slices containing unrelated logic: 0 out of 118 0%
|
|
*See NOTES below for an explanation of the effects of unrelated logic.
|
|
Total Number of 4 input LUTs: 140 out of 9,312 1%
|
|
Number used as logic: 112
|
|
Number used as a route-thru: 28
|
|
|
|
The Slice Logic Distribution report is not meaningful if the design is
|
|
over-mapped for a non-slice resource or if Placement fails.
|
|
|
|
Number of bonded IOBs: 34 out of 66 51%
|
|
IOB Flip Flops: 27
|
|
Number of RAMB16s: 4 out of 20 20%
|
|
Number of BUFGMUXs: 1 out of 24 4%
|
|
|
|
Average Fanout of Non-Clock Nets: 2.51
|
|
|
|
Peak Memory Usage: 367 MB
|
|
Total REAL time to MAP completion: 5 secs
|
|
Total CPU time to MAP completion: 2 secs
|
|
|
|
NOTES:
|
|
|
|
Related logic is defined as being logic that shares connectivity - e.g. two
|
|
LUTs are "related" if they share common inputs. When assembling slices,
|
|
Map gives priority to combine logic that is related. Doing so results in
|
|
the best timing performance.
|
|
|
|
Unrelated logic shares no connectivity. Map will only begin packing
|
|
unrelated logic into a slice once 99% of the slices are occupied through
|
|
related logic packing.
|
|
|
|
Note that once logic distribution reaches the 99% level through related
|
|
logic packing, this does not mean the device is completely utilized.
|
|
Unrelated logic packing will then begin, continuing until all usable LUTs
|
|
and FFs are occupied. Depending on your timing budget, increased levels of
|
|
unrelated logic packing may adversely affect the overall timing performance
|
|
of your design.
|
|
|
|
Table of Contents
|
|
-----------------
|
|
Section 1 - Errors
|
|
Section 2 - Warnings
|
|
Section 3 - Informational
|
|
Section 4 - Removed Logic Summary
|
|
Section 5 - Removed Logic
|
|
Section 6 - IOB Properties
|
|
Section 7 - RPMs
|
|
Section 8 - Guide Report
|
|
Section 9 - Area Group and Partition Summary
|
|
Section 10 - Timing Report
|
|
Section 11 - Configuration String Information
|
|
Section 12 - Control Set Information
|
|
Section 13 - Utilization by Hierarchy
|
|
|
|
Section 1 - Errors
|
|
------------------
|
|
|
|
Section 2 - Warnings
|
|
--------------------
|
|
|
|
Section 3 - Informational
|
|
-------------------------
|
|
INFO:MapLib:562 - No environment variables are currently set.
|
|
INFO:LIT:244 - All of the single ended outputs in this design are using slew
|
|
rate limited output drivers. The delay on speed critical single ended outputs
|
|
can be dramatically reduced by designating them as fast outputs.
|
|
|
|
Section 4 - Removed Logic Summary
|
|
---------------------------------
|
|
2 block(s) optimized away
|
|
|
|
Section 5 - Removed Logic
|
|
-------------------------
|
|
|
|
Optimized Block(s):
|
|
TYPE BLOCK
|
|
GND XST_GND
|
|
VCC XST_VCC
|
|
|
|
To enable printing of redundant blocks removed and signals merged, set the
|
|
detailed map report option and rerun map.
|
|
|
|
Section 6 - IOB Properties
|
|
--------------------------
|
|
|
|
+---------------------------------------------------------------------------------------------------------------------------------------------------------+
|
|
| IOB Name | Type | Direction | IO Standard | Diff | Drive | Slew | Reg (s) | Resistor | IOB |
|
|
| | | | | Term | Strength | Rate | | | Delay |
|
|
+---------------------------------------------------------------------------------------------------------------------------------------------------------+
|
|
| addr<0> | IBUF | INPUT | LVCMOS25 | | | | IFF1 | | 0 / 3 |
|
|
| addr<1> | IBUF | INPUT | LVCMOS25 | | | | IFF1 | | 0 / 3 |
|
|
| addr<2> | IBUF | INPUT | LVCMOS25 | | | | IFF1 | | 0 / 3 |
|
|
| addr<3> | IBUF | INPUT | LVCMOS25 | | | | IFF1 | | 0 / 3 |
|
|
| addr<4> | IBUF | INPUT | LVCMOS25 | | | | IFF1 | | 0 / 3 |
|
|
| addr<5> | IBUF | INPUT | LVCMOS25 | | | | IFF1 | | 0 / 3 |
|
|
| addr<6> | IBUF | INPUT | LVCMOS25 | | | | IFF1 | | 0 / 3 |
|
|
| addr<7> | IBUF | INPUT | LVCMOS25 | | | | IFF1 | | 0 / 3 |
|
|
| addr<8> | IBUF | INPUT | LVCMOS25 | | | | IFF1 | | 0 / 3 |
|
|
| addr<9> | IBUF | INPUT | LVCMOS25 | | | | IFF1 | | 0 / 3 |
|
|
| addr<10> | IBUF | INPUT | LVCMOS25 | | | | IFF1 | | 0 / 3 |
|
|
| addr<11> | IBUF | INPUT | LVCMOS25 | | | | IFF1 | | 0 / 3 |
|
|
| addr<12> | IBUF | INPUT | LVCMOS25 | | | | IFF1 | | 0 / 3 |
|
|
| clk | IBUF | INPUT | LVCMOS25 | | | | | | 0 / 0 |
|
|
| hbridge<0> | IOB | OUTPUT | LVCMOS25 | | 12 | SLOW | | | 0 / 0 |
|
|
| hbridge<1> | IOB | OUTPUT | LVCMOS25 | | 12 | SLOW | | | 0 / 0 |
|
|
| hbridge<2> | IOB | OUTPUT | LVCMOS25 | | 12 | SLOW | | | 0 / 0 |
|
|
| hbridge<3> | IOB | OUTPUT | LVCMOS25 | | 12 | SLOW | | | 0 / 0 |
|
|
| ncs | IBUF | INPUT | LVCMOS25 | | | | IFF1 | | 0 / 3 |
|
|
| noe | IBUF | INPUT | LVCMOS25 | | | | | | 0 / 0 |
|
|
| nwe | IBUF | INPUT | LVCMOS25 | | | | IFF1 | | 0 / 3 |
|
|
| quadA | IBUF | INPUT | LVCMOS25 | | | | IFF1 | | 0 / 3 |
|
|
| quadB | IBUF | INPUT | LVCMOS25 | | | | IFF1 | | 0 / 3 |
|
|
| quadC | IBUF | INPUT | LVCMOS25 | | | | IFF1 | | 0 / 3 |
|
|
| quadD | IBUF | INPUT | LVCMOS25 | | | | IFF1 | | 0 / 3 |
|
|
| reset | IBUF | INPUT | LVCMOS25 | | | | | | 0 / 0 |
|
|
| sram_data<0> | IOB | BIDIR | LVCMOS25 | | 12 | SLOW | IFF1 | | 0 / 3 |
|
|
| sram_data<1> | IOB | BIDIR | LVCMOS25 | | 12 | SLOW | IFF1 | | 0 / 3 |
|
|
| sram_data<2> | IOB | BIDIR | LVCMOS25 | | 12 | SLOW | IFF1 | | 0 / 3 |
|
|
| sram_data<3> | IOB | BIDIR | LVCMOS25 | | 12 | SLOW | IFF1 | | 0 / 3 |
|
|
| sram_data<4> | IOB | BIDIR | LVCMOS25 | | 12 | SLOW | IFF1 | | 0 / 3 |
|
|
| sram_data<5> | IOB | BIDIR | LVCMOS25 | | 12 | SLOW | IFF1 | | 0 / 3 |
|
|
| sram_data<6> | IOB | BIDIR | LVCMOS25 | | 12 | SLOW | IFF1 | | 0 / 3 |
|
|
| sram_data<7> | IOB | BIDIR | LVCMOS25 | | 12 | SLOW | IFF1 | | 0 / 3 |
|
|
+---------------------------------------------------------------------------------------------------------------------------------------------------------+
|
|
|
|
Section 7 - RPMs
|
|
----------------
|
|
|
|
Section 8 - Guide Report
|
|
------------------------
|
|
Guide not run on this design.
|
|
|
|
Section 9 - Area Group and Partition Summary
|
|
--------------------------------------------
|
|
|
|
Partition Implementation Status
|
|
-------------------------------
|
|
|
|
No Partitions were found in this design.
|
|
|
|
-------------------------------
|
|
|
|
Area Group Information
|
|
----------------------
|
|
|
|
No area groups were found in this design.
|
|
|
|
----------------------
|
|
|
|
Section 10 - Timing Report
|
|
--------------------------
|
|
This design was not run using timing mode.
|
|
|
|
Section 11 - Configuration String Details
|
|
-----------------------------------------
|
|
Use the "-detail" map option to print out Configuration Strings
|
|
|
|
Section 12 - Control Set Information
|
|
------------------------------------
|
|
No control set information for this architecture.
|
|
|
|
Section 13 - Utilization by Hierarchy
|
|
-------------------------------------
|
|
Use the "-detail" map option to print out the Utilization by Hierarchy section.
|