1
0
mirror of git://projects.qi-hardware.com/openwrt-xburst.git synced 2024-11-25 22:43:09 +02:00
openwrt-xburst/target/linux/xburst/files-2.6.31/arch/mips/jz4740/irq.c

141 lines
3.1 KiB
C
Raw Normal View History

2009-08-20 12:38:17 +03:00
/*
* linux/arch/mips/jz4740/irq.c
*
* JZ4740 interrupt routines.
*
* Copyright (c) 2006-2007 Ingenic Semiconductor Inc.
* Author: <lhhuang@ingenic.cn>
*
* This program is free software; you can redistribute it and/or modify it
* under the terms of the GNU General Public License as published by the
* Free Software Foundation; either version 2 of the License, or (at your
* option) any later version.
*/
#include <asm/mach-jz4740/irq.h>
#include <linux/irq.h>
2009-08-20 12:38:17 +03:00
#include <linux/errno.h>
#include <linux/init.h>
#include <linux/types.h>
#include <linux/interrupt.h>
#include <linux/ioport.h>
#include <linux/timex.h>
#include <linux/slab.h>
#include <linux/delay.h>
#include <asm/io.h>
#include <asm/mipsregs.h>
2009-09-14 16:07:26 +03:00
#include <asm/irq_cpu.h>
2009-08-20 12:38:17 +03:00
static void __iomem *jz_intc_base;
static uint32_t jz_intc_wakeup;
static uint32_t jz_intc_saved;
2009-08-20 12:38:17 +03:00
#define JZ_REG_BASE_INTC 0x10001000
#define JZ_REG_INTC_STATUS 0x00
#define JZ_REG_INTC_MASK 0x04
#define JZ_REG_INTC_SET_MASK 0x08
#define JZ_REG_INTC_CLEAR_MASK 0x0c
#define JZ_REG_INTC_PENDING 0x10
2009-09-14 16:07:26 +03:00
#define IRQ_BIT(x) BIT((x) - JZ_IRQ_BASE)
2009-08-20 12:38:17 +03:00
static void intc_irq_unmask(unsigned int irq)
{
2009-09-14 16:07:26 +03:00
writel(IRQ_BIT(irq), jz_intc_base + JZ_REG_INTC_CLEAR_MASK);
2009-08-20 12:38:17 +03:00
}
static void intc_irq_mask(unsigned int irq)
{
2009-09-14 16:07:26 +03:00
writel(IRQ_BIT(irq), jz_intc_base + JZ_REG_INTC_SET_MASK);
2009-08-20 12:38:17 +03:00
}
static void intc_irq_ack(unsigned int irq)
{
2009-09-14 16:07:26 +03:00
writel(IRQ_BIT(irq), jz_intc_base + JZ_REG_INTC_PENDING);
2009-08-20 12:38:17 +03:00
}
static void intc_irq_end(unsigned int irq)
{
if (!(irq_desc[irq].status & (IRQ_DISABLED|IRQ_INPROGRESS))) {
intc_irq_unmask(irq);
}
}
static int intc_irq_set_wake(unsigned int irq, unsigned int on)
{
if (on)
jz_intc_wakeup |= IRQ_BIT(irq);
else
jz_intc_wakeup &= ~IRQ_BIT(irq);
return 0;
}
2009-08-20 12:38:17 +03:00
static struct irq_chip intc_irq_type = {
.name = "INTC",
.mask = intc_irq_mask,
.unmask = intc_irq_unmask,
.ack = intc_irq_ack,
.end = intc_irq_end,
.set_wake = intc_irq_set_wake,
2009-08-20 12:38:17 +03:00
};
2009-09-14 16:07:26 +03:00
static irqreturn_t jz4740_cascade(int irq, void *data)
2009-08-20 12:38:17 +03:00
{
2009-09-14 16:07:26 +03:00
uint32_t irq_reg;
irq_reg = readl(jz_intc_base + JZ_REG_INTC_PENDING);
2009-08-20 12:38:17 +03:00
2009-09-14 16:07:26 +03:00
if (irq_reg) {
generic_handle_irq(ffs(irq_reg) - 1 + JZ_IRQ_BASE);
return IRQ_HANDLED;
}
2009-08-20 12:38:17 +03:00
return 0;
2009-08-20 12:38:17 +03:00
}
2009-09-14 16:07:26 +03:00
static struct irqaction jz4740_cascade_action = {
.handler = jz4740_cascade,
.name = "JZ4740 cascade interrupt"
2009-08-20 12:38:17 +03:00
};
void __init arch_init_irq(void)
{
int i;
mips_cpu_irq_init();
2009-08-20 12:38:17 +03:00
jz_intc_base = ioremap(JZ_REG_BASE_INTC, 0x14);
2009-09-14 16:07:26 +03:00
for (i = JZ_IRQ_BASE; i < JZ_IRQ_BASE + 32; i++) {
2009-08-20 12:38:17 +03:00
intc_irq_mask(i);
set_irq_chip_and_handler(i, &intc_irq_type, handle_level_irq);
}
2009-09-14 16:07:26 +03:00
setup_irq(2, &jz4740_cascade_action);
2009-08-20 12:38:17 +03:00
}
asmlinkage void plat_irq_dispatch(void)
{
2009-09-14 16:07:26 +03:00
unsigned int pending = read_c0_status() & read_c0_cause() & ST0_IM;
if (pending & STATUSF_IP2)
jz4740_cascade(2, NULL);
else if(pending & STATUSF_IP3)
do_IRQ(3);
else
2009-09-14 16:07:26 +03:00
spurious_interrupt();
2009-08-20 12:38:17 +03:00
}
/* TODO: Use sysdev */
void jz4740_intc_suspend(void)
{
jz_intc_saved = readl(jz_intc_base + JZ_REG_INTC_MASK);
printk("intc wakeup: %d\n", jz_intc_wakeup);
writel(~jz_intc_wakeup, jz_intc_base + JZ_REG_INTC_SET_MASK);
}
void jz4740_intc_resume(void)
{
writel(~jz_intc_saved, jz_intc_base + JZ_REG_INTC_CLEAR_MASK);
}