1
0
mirror of git://projects.qi-hardware.com/xue.git synced 2024-11-09 17:46:14 +02:00
xue/kicad/xue-rnc/xue-rnc.sch

304 lines
6.4 KiB
Plaintext
Raw Normal View History

2010-08-10 05:55:50 +03:00
EESchema Schematic File Version 2 date Mon 09 Aug 2010 09:53:48 PM COT
2010-08-10 04:21:14 +03:00
LIBS:power
LIBS:v0402mhs03
LIBS:usb-48204-0001
LIBS:microsmd075f
LIBS:mic2550ayts
LIBS:rj45-48025
LIBS:xue-nv
LIBS:xc6slx75fgg484
LIBS:xc6slx45fgg484
LIBS:micron_mobile_ddr
LIBS:micron_ddr_512Mb
LIBS:k8001
LIBS:device
LIBS:transistors
LIBS:conn
LIBS:linear
LIBS:regul
LIBS:74xx
LIBS:cmos4000
LIBS:adc-dac
LIBS:memory
LIBS:xilinx
LIBS:special
LIBS:microcontrollers
LIBS:dsp
LIBS:microchip
LIBS:analog_switches
LIBS:motorola
LIBS:texas
LIBS:intel
LIBS:audio
LIBS:interface
LIBS:digital-audio
LIBS:philips
LIBS:display
LIBS:cypress
LIBS:siliconi
LIBS:opto
LIBS:atmel
LIBS:contrib
LIBS:valves
LIBS:xue-rnc-cache
2010-07-24 14:58:53 +03:00
EELAYER 24 0
EELAYER END
2010-08-09 01:54:09 +03:00
$Descr A3 16535 11700
Sheet 1 6
2010-07-24 14:58:53 +03:00
Title ""
2010-08-10 04:21:14 +03:00
Date "10 aug 2010"
2010-07-24 14:58:53 +03:00
Rev ""
Comp ""
Comment1 ""
Comment2 ""
Comment3 ""
Comment4 ""
$EndDescr
2010-08-09 23:37:18 +03:00
Wire Wire Line
10650 5400 9300 5400
Wire Wire Line
10650 5200 9300 5200
Wire Wire Line
10650 5000 9300 5000
Wire Wire Line
9300 7800 10600 7800
Wire Wire Line
9300 7600 10600 7600
Wire Wire Line
9300 7400 10600 7400
Wire Wire Line
9300 7200 10600 7200
Wire Wire Line
10600 6900 9300 6900
Wire Wire Line
9300 6700 10600 6700
Wire Wire Line
9300 6500 10600 6500
Wire Bus Line
2010-08-09 06:53:21 +03:00
4700 3150 5950 3150
2010-07-28 04:09:20 +03:00
Wire Wire Line
2010-08-09 06:53:21 +03:00
4700 2800 5950 2800
2010-07-28 14:48:02 +03:00
Wire Wire Line
2010-08-09 06:53:21 +03:00
4700 3750 5950 3750
Wire Wire Line
4700 3900 5950 3900
Wire Wire Line
4700 4250 5950 4250
Wire Wire Line
4700 5950 5950 5950
Wire Wire Line
4700 6550 5950 6550
2010-07-24 14:58:53 +03:00
Wire Bus Line
2010-08-09 06:53:21 +03:00
4700 5250 5950 5250
Wire Wire Line
4700 6300 5950 6300
Wire Wire Line
4700 5700 5950 5700
Wire Wire Line
4700 5400 5950 5400
2010-07-24 14:58:53 +03:00
Wire Bus Line
2010-08-09 06:53:21 +03:00
4700 3050 5950 3050
2010-07-28 04:09:20 +03:00
Wire Wire Line
2010-08-09 06:53:21 +03:00
5950 4100 4700 4100
2010-07-28 04:09:20 +03:00
Wire Wire Line
2010-08-09 01:54:09 +03:00
4700 6150 5950 6150
2010-08-04 05:23:17 +03:00
Wire Bus Line
2010-08-09 06:53:21 +03:00
5950 5100 5950 5050
Wire Bus Line
5950 5050 4700 5050
Wire Wire Line
4700 6050 5950 6050
Wire Wire Line
4700 4000 5950 4000
Wire Bus Line
4700 5150 5950 5150
Wire Wire Line
4700 5800 5950 5800
Wire Wire Line
4700 5500 5950 5500
Wire Wire Line
4700 6400 5950 6400
Wire Wire Line
4700 4900 5950 4900
Wire Wire Line
4700 4350 5950 4350
Wire Wire Line
4700 4500 5950 4500
Wire Wire Line
4700 3650 5950 3650
Wire Wire Line
4700 3450 5950 3450
Wire Wire Line
4700 3350 5950 3350
Wire Bus Line
4700 2950 5950 2950
2010-08-09 23:37:18 +03:00
Wire Wire Line
9300 6350 10600 6350
Wire Wire Line
9300 6600 10600 6600
Wire Wire Line
9300 6800 10600 6800
Wire Wire Line
9300 7000 10600 7000
Wire Wire Line
9300 7300 10600 7300
Wire Wire Line
9300 7500 10600 7500
Wire Wire Line
9300 7700 10600 7700
Wire Wire Line
9300 7900 10600 7900
Wire Wire Line
10650 5100 9300 5100
Wire Wire Line
10650 5300 9300 5300
Text HLabel 9300 5400 0 60 BiDi ~ 0
USBA_VM
Text HLabel 9300 5300 0 60 BiDi ~ 0
USBA_VP
Text HLabel 9300 5200 0 60 BiDi ~ 0
USBA_RCV
Text HLabel 9300 5100 0 60 BiDi ~ 0
USBA_OE_N
Text HLabel 9300 5000 0 60 BiDi ~ 0
USBA_SPD
Text HLabel 9300 6900 0 60 BiDi ~ 0
ETH_MDIO
Text HLabel 9300 7500 0 60 BiDi ~ 0
ETH_TXC
Text HLabel 9300 7900 0 60 Input ~ 0
ETH_CLK
Text HLabel 9300 7800 0 60 Input ~ 0
ETH_TXER
Text HLabel 9300 7700 0 60 Input ~ 0
ETH_TXEN
Text HLabel 9300 7600 0 60 Input ~ 0
ETH_TXD[0..3]
Text HLabel 9300 7000 0 60 Input ~ 0
ETH_MDC
Text HLabel 9300 6600 0 60 Input ~ 0
ETH_RESET_N
Text HLabel 9300 7400 0 60 Output ~ 0
ETH_RXER
Text HLabel 9300 7300 0 60 Output ~ 0
ETH_RXDV
Text HLabel 9300 7200 0 60 Output ~ 0
ETH_RXD[0..3]
Text HLabel 9300 6800 0 60 Output ~ 0
ETH_COL
Text HLabel 9300 6700 0 60 Output ~ 0
ETH_CRS
2010-07-24 14:58:53 +03:00
$Sheet
2010-08-09 01:54:09 +03:00
S 5950 2700 3350 5800
2010-07-24 14:58:53 +03:00
U 4C431A63
F0 "FPGA Spartan6" 60
F1 "FPGA.sch" 60
2010-08-09 01:54:09 +03:00
F2 "M1_CLK" O L 5950 4000 60
F3 "M1_CLK#" O L 5950 4100 60
F4 "M0_CLK" O L 5950 6050 60
F5 "M0_CLK#" O L 5950 6150 60
F6 "ETH_INT" I R 9300 6350 60
F7 "M0_A[0..12]" O L 5950 5150 60
F8 "M1_A[0..12]" O L 5950 3050 60
F9 "M0_DQ[0..15]" B L 5950 5050 60
2010-08-09 06:53:21 +03:00
F10 "M0_UDQS" O L 5950 5400 60
F11 "M0_LDM" O L 5950 5800 60
F12 "M0_LDQS" O L 5950 5500 60
F13 "M0_UDM" O L 5950 5700 60
F14 "M0_RAS#" O L 5950 6400 60
F15 "M0_WE#" O L 5950 6550 60
F16 "M0_CKE" O L 5950 5950 60
F17 "M0_CAS#" O L 5950 6300 60
F18 "M1_CAS#" O L 5950 4250 60
F19 "M1_CKE" O L 5950 3900 60
F20 "M0_CS#" O L 5950 4900 60
F21 "M1_CS#" O L 5950 2800 60
F22 "M1_WE#" O L 5950 4500 60
F23 "M1_RAS#" O L 5950 4350 60
F24 "M1_UDM" O L 5950 3650 60
F25 "M1_LDQS" O L 5950 3450 60
F26 "M1_LDM" O L 5950 3750 60
F27 "M1_UDQS" O L 5950 3350 60
F28 "M1_DQ[0..15]" B L 5950 2950 60
2010-07-24 14:58:53 +03:00
$EndSheet
2010-08-09 23:37:18 +03:00
Text HLabel 9300 6500 0 60 Output ~ 0
ETH_RXC
Text HLabel 10650 5400 2 60 BiDi ~ 0
USBA_VM
Text HLabel 10650 5300 2 60 BiDi ~ 0
USBA_VP
Text HLabel 10650 5200 2 60 BiDi ~ 0
USBA_RCV
Text HLabel 10650 5100 2 60 BiDi ~ 0
USBA_OE_N
Text HLabel 10650 5000 2 60 BiDi ~ 0
USBA_SPD
$Sheet
S 10650 4900 1150 650
U 4C5F1EDC
F0 "USB" 60
F1 "USB.sch" 60
$EndSheet
$Sheet
S 10600 6250 1300 1800
U 4C4320F3
F0 "Ethernet Phy" 60
F1 "eth_phy.sch" 60
F2 "ETH_RXC" O L 10600 6500 60
F3 "ETH_RST_N" I L 10600 6600 60
F4 "ETH_CRS" O L 10600 6700 60
F5 "ETH_COL" O L 10600 6800 60
2010-08-10 05:55:50 +03:00
F6 "ETH_MDIO" B L 10600 6900 60
F7 "ETH_MDC" I L 10600 7000 60
F8 "ETH_RXD[0..3]" O L 10600 7200 60
F9 "ETH_RXDV" O L 10600 7300 60
F10 "ETH_RXER" O L 10600 7400 60
F11 "ETH_TXC" B L 10600 7500 60
F12 "ETH_TXD[0..3]" I L 10600 7600 60
F13 "ETH_TXEN" I L 10600 7700 60
F14 "ETH_TXER" I L 10600 7800 60
F15 "ETH_CLK" I L 10600 7900 60
F16 "ETH_INT" O L 10600 6350 60
2010-08-09 23:37:18 +03:00
$EndSheet
2010-07-24 14:58:53 +03:00
$Sheet
2010-08-09 01:54:09 +03:00
S 10650 2700 1150 1850
2010-07-24 14:58:53 +03:00
U 4C4227FE
F0 "Non volatile memories" 60
F1 "NV_MEMORIES.sch" 60
$EndSheet
$Sheet
2010-08-09 01:54:09 +03:00
S 3600 2700 1100 4000
2010-07-24 14:58:53 +03:00
U 4C421DD3
F0 "DDR Banks" 60
F1 "DRAM.sch" 60
2010-08-09 01:54:09 +03:00
F2 "M0_BA[0..1]" I R 4700 5250 60
F3 "M1_BA[0..1]" I R 4700 3150 60
F4 "M0_WE#" I R 4700 6550 60
F5 "M0_RAS#" I R 4700 6400 60
F6 "M1_RAS#" I R 4700 4350 60
F7 "M1_WE#" I R 4700 4500 60
F8 "M0_CAS#" I R 4700 6300 60
F9 "M0_CKE" I R 4700 5950 60
F10 "M0_CLK" I R 4700 6050 60
F11 "M0_CLK#" I R 4700 6150 60
F12 "M0_CS#" I R 4700 4900 60
F13 "M1_CLK#" I R 4700 4100 60
F14 "M1_CLK" I R 4700 4000 60
F15 "M1_CKE" I R 4700 3900 60
F16 "M1_CAS#" I R 4700 4250 60
F17 "M0_DQ[0..15]" B R 4700 5050 60
F18 "M0_UDM" I R 4700 5700 60
F19 "M0_LDQS" I R 4700 5500 60
F20 "M0_A[0..12]" I R 4700 5150 60
F21 "M0_LDM" I R 4700 5800 60
F22 "M0_UDQS" I R 4700 5400 60
F23 "M1_UDQS" I R 4700 3350 60
F24 "M1_LDM" I R 4700 3750 60
F25 "M1_LDQS" I R 4700 3450 60
F26 "M1_UDM" I R 4700 3650 60
F27 "M1_CS#" I R 4700 2800 60
F28 "M1_A[0..12]" I R 4700 3050 60
F29 "M1_DQ[0..15]" B R 4700 2950 60
2010-07-24 14:58:53 +03:00
$EndSheet
$EndSCHEMATC