2010-10-31 02:34:22 +03:00
|
|
|
Release 12.2 par M.63c (lin64)
|
|
|
|
Copyright (c) 1995-2010 Xilinx, Inc. All rights reserved.
|
|
|
|
|
2010-10-31 19:24:46 +02:00
|
|
|
dellerwin:: Sun Oct 31 12:20:42 2010
|
2010-10-31 02:34:22 +03:00
|
|
|
|
|
|
|
par -w project.ncd project_r.ncd
|
|
|
|
|
|
|
|
|
|
|
|
Constraints file: project.pcf.
|
|
|
|
Loading device for application Rf_Device from file '3s500e.nph' in environment /home/erwin/Xilinxs/12.2/ISE_DS/ISE/.
|
|
|
|
"beta" is an NCD, version 3.2, device xc3s500e, package vq100, speed -4
|
|
|
|
|
|
|
|
Initializing temperature to 85.000 Celsius. (default - Range: -40.000 to 100.000 Celsius)
|
|
|
|
Initializing voltage to 1.140 Volts. (default - Range: 1.140 to 1.320 Volts)
|
|
|
|
|
|
|
|
INFO:Par:282 - No user timing constraints were detected or you have set the option to ignore timing constraints ("par
|
|
|
|
-x"). Place and Route will run in "Performance Evaluation Mode" to automatically improve the performance of all
|
|
|
|
internal clocks in this design. Because there are not defined timing requirements, a timing score will not be
|
|
|
|
reported in the PAR report in this mode. The PAR timing summary will list the performance achieved for each clock.
|
|
|
|
Note: For the fastest runtime, set the effort level to "std". For best performance, set the effort level to "high".
|
|
|
|
|
|
|
|
Device speed data version: "PRODUCTION 1.27 2010-06-22".
|
|
|
|
|
|
|
|
|
|
|
|
Design Summary Report:
|
|
|
|
|
2010-10-31 05:27:00 +02:00
|
|
|
Number of External IOBs 34 out of 66 51%
|
2010-10-31 02:34:22 +03:00
|
|
|
|
2010-10-31 05:27:00 +02:00
|
|
|
Number of External Input IOBs 22
|
2010-10-31 02:34:22 +03:00
|
|
|
|
2010-10-31 05:27:00 +02:00
|
|
|
Number of External Input IBUFs 22
|
|
|
|
Number of LOCed External Input IBUFs 22 out of 22 100%
|
2010-10-31 02:34:22 +03:00
|
|
|
|
|
|
|
|
|
|
|
Number of External Output IOBs 4
|
|
|
|
|
|
|
|
Number of External Output IOBs 4
|
|
|
|
Number of LOCed External Output IOBs 4 out of 4 100%
|
|
|
|
|
|
|
|
|
|
|
|
Number of External Bidir IOBs 8
|
|
|
|
|
|
|
|
Number of External Bidir IOBs 8
|
|
|
|
Number of LOCed External Bidir IOBs 8 out of 8 100%
|
|
|
|
|
|
|
|
|
|
|
|
Number of BUFGMUXs 1 out of 24 4%
|
2010-10-31 05:27:00 +02:00
|
|
|
Number of RAMB16s 4 out of 20 20%
|
|
|
|
Number of Slices 118 out of 4656 2%
|
2010-10-31 02:34:22 +03:00
|
|
|
Number of SLICEMs 0 out of 2328 0%
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
Overall effort level (-ol): Standard
|
|
|
|
Placer effort level (-pl): High
|
|
|
|
Placer cost table entry (-t): 1
|
|
|
|
Router effort level (-rl): High
|
|
|
|
|
2010-10-31 05:27:00 +02:00
|
|
|
Starting initial Timing Analysis. REAL time: 2 secs
|
|
|
|
Finished initial Timing Analysis. REAL time: 2 secs
|
2010-10-31 02:34:22 +03:00
|
|
|
|
|
|
|
|
|
|
|
Starting Placer
|
|
|
|
Total REAL time at the beginning of Placer: 2 secs
|
2010-10-31 19:24:46 +02:00
|
|
|
Total CPU time at the beginning of Placer: 1 secs
|
2010-10-31 02:34:22 +03:00
|
|
|
|
|
|
|
Phase 1.1 Initial Placement Analysis
|
2010-10-31 05:27:00 +02:00
|
|
|
Phase 1.1 Initial Placement Analysis (Checksum:cb32ae9e) REAL time: 3 secs
|
2010-10-31 02:34:22 +03:00
|
|
|
|
|
|
|
Phase 2.7 Design Feasibility Check
|
2010-10-31 05:27:00 +02:00
|
|
|
Phase 2.7 Design Feasibility Check (Checksum:cb32ae9e) REAL time: 3 secs
|
2010-10-31 02:34:22 +03:00
|
|
|
|
|
|
|
Phase 3.31 Local Placement Optimization
|
2010-10-31 05:27:00 +02:00
|
|
|
Phase 3.31 Local Placement Optimization (Checksum:cb32ae9e) REAL time: 3 secs
|
2010-10-31 02:34:22 +03:00
|
|
|
|
|
|
|
Phase 4.2 Initial Clock and IO Placement
|
|
|
|
|
2010-10-31 19:24:46 +02:00
|
|
|
Phase 4.2 Initial Clock and IO Placement (Checksum:534cc618) REAL time: 4 secs
|
2010-10-31 02:34:22 +03:00
|
|
|
|
|
|
|
Phase 5.30 Global Clock Region Assignment
|
2010-10-31 19:24:46 +02:00
|
|
|
Phase 5.30 Global Clock Region Assignment (Checksum:534cc618) REAL time: 4 secs
|
2010-10-31 02:34:22 +03:00
|
|
|
|
|
|
|
Phase 6.36 Local Placement Optimization
|
2010-10-31 19:24:46 +02:00
|
|
|
Phase 6.36 Local Placement Optimization (Checksum:534cc618) REAL time: 4 secs
|
2010-10-31 02:34:22 +03:00
|
|
|
|
|
|
|
Phase 7.8 Global Placement
|
2010-10-31 05:27:00 +02:00
|
|
|
....
|
2010-10-31 02:34:22 +03:00
|
|
|
...
|
|
|
|
...
|
|
|
|
...
|
2010-10-31 05:27:00 +02:00
|
|
|
....
|
2010-10-31 19:24:46 +02:00
|
|
|
Phase 7.8 Global Placement (Checksum:b10264e) REAL time: 11 secs
|
2010-10-31 02:34:22 +03:00
|
|
|
|
|
|
|
Phase 8.5 Local Placement Optimization
|
2010-10-31 19:24:46 +02:00
|
|
|
Phase 8.5 Local Placement Optimization (Checksum:b10264e) REAL time: 11 secs
|
2010-10-31 02:34:22 +03:00
|
|
|
|
|
|
|
Phase 9.18 Placement Optimization
|
2010-10-31 19:24:46 +02:00
|
|
|
Phase 9.18 Placement Optimization (Checksum:a0b1bc3c) REAL time: 12 secs
|
2010-10-31 02:34:22 +03:00
|
|
|
|
|
|
|
Phase 10.5 Local Placement Optimization
|
2010-10-31 19:24:46 +02:00
|
|
|
Phase 10.5 Local Placement Optimization (Checksum:a0b1bc3c) REAL time: 12 secs
|
2010-10-31 02:34:22 +03:00
|
|
|
|
2010-10-31 19:24:46 +02:00
|
|
|
Total REAL time to Placer completion: 12 secs
|
|
|
|
Total CPU time to Placer completion: 10 secs
|
2010-10-31 02:34:22 +03:00
|
|
|
Writing design to file project_r.ncd
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
Starting Router
|
|
|
|
|
|
|
|
|
2010-10-31 19:24:46 +02:00
|
|
|
Phase 1 : 776 unrouted; REAL time: 17 secs
|
2010-10-31 02:34:22 +03:00
|
|
|
|
2010-10-31 19:24:46 +02:00
|
|
|
Phase 2 : 652 unrouted; REAL time: 17 secs
|
2010-10-31 02:34:22 +03:00
|
|
|
|
2010-10-31 19:24:46 +02:00
|
|
|
Phase 3 : 110 unrouted; REAL time: 17 secs
|
2010-10-31 02:34:22 +03:00
|
|
|
|
2010-10-31 19:24:46 +02:00
|
|
|
Phase 4 : 129 unrouted; (Par is working to improve performance) REAL time: 18 secs
|
2010-10-31 02:34:22 +03:00
|
|
|
|
2010-10-31 19:24:46 +02:00
|
|
|
Phase 5 : 0 unrouted; (Par is working to improve performance) REAL time: 18 secs
|
2010-10-31 02:34:22 +03:00
|
|
|
|
|
|
|
Updating file: project_r.ncd with current fully routed design.
|
|
|
|
|
2010-10-31 19:24:46 +02:00
|
|
|
Phase 6 : 0 unrouted; (Par is working to improve performance) REAL time: 19 secs
|
2010-10-31 05:27:00 +02:00
|
|
|
|
2010-10-31 19:24:46 +02:00
|
|
|
Phase 7 : 0 unrouted; (Par is working to improve performance) REAL time: 23 secs
|
2010-10-31 02:34:22 +03:00
|
|
|
|
2010-10-31 19:24:46 +02:00
|
|
|
Phase 8 : 0 unrouted; (Par is working to improve performance) REAL time: 23 secs
|
2010-10-31 02:34:22 +03:00
|
|
|
|
2010-10-31 19:24:46 +02:00
|
|
|
Phase 9 : 0 unrouted; (Par is working to improve performance) REAL time: 23 secs
|
2010-10-31 02:34:22 +03:00
|
|
|
|
2010-10-31 19:24:46 +02:00
|
|
|
Phase 10 : 0 unrouted; (Par is working to improve performance) REAL time: 23 secs
|
2010-10-31 02:34:22 +03:00
|
|
|
|
2010-10-31 19:24:46 +02:00
|
|
|
Phase 11 : 0 unrouted; (Par is working to improve performance) REAL time: 23 secs
|
2010-10-31 02:34:22 +03:00
|
|
|
|
2010-10-31 19:24:46 +02:00
|
|
|
Total REAL time to Router completion: 23 secs
|
|
|
|
Total CPU time to Router completion: 21 secs
|
2010-10-31 02:34:22 +03:00
|
|
|
|
|
|
|
Partition Implementation Status
|
|
|
|
-------------------------------
|
|
|
|
|
|
|
|
No Partitions were found in this design.
|
|
|
|
|
|
|
|
-------------------------------
|
|
|
|
|
|
|
|
Generating "PAR" statistics.
|
|
|
|
|
|
|
|
**************************
|
|
|
|
Generating Clock Report
|
|
|
|
**************************
|
|
|
|
|
|
|
|
+---------------------+--------------+------+------+------------+-------------+
|
|
|
|
| Clock Net | Resource |Locked|Fanout|Net Skew(ns)|Max Delay(ns)|
|
|
|
|
+---------------------+--------------+------+------+------------+-------------+
|
2010-10-31 05:27:00 +02:00
|
|
|
| clk_BUFGP | BUFGMUX_X2Y1| No | 99 | 0.082 | 0.204 |
|
2010-10-31 02:34:22 +03:00
|
|
|
+---------------------+--------------+------+------+------------+-------------+
|
|
|
|
|
|
|
|
* Net Skew is the difference between the minimum and maximum routing
|
|
|
|
only delays for the net. Note this is different from Clock Skew which
|
|
|
|
is reported in TRCE timing report. Clock Skew is the difference between
|
|
|
|
the minimum and maximum path delays which includes logic delays.
|
|
|
|
|
|
|
|
Timing Score: 0 (Setup: 0, Hold: 0)
|
|
|
|
|
|
|
|
Asterisk (*) preceding a constraint indicates it was not met.
|
|
|
|
This may be due to a setup or hold violation.
|
|
|
|
|
|
|
|
----------------------------------------------------------------------------------------------------------
|
|
|
|
Constraint | Check | Worst Case | Best Case | Timing | Timing
|
|
|
|
| | Slack | Achievable | Errors | Score
|
|
|
|
----------------------------------------------------------------------------------------------------------
|
2010-10-31 05:27:00 +02:00
|
|
|
Autotimespec constraint for clock net clk | SETUP | N/A| 9.173ns| N/A| 0
|
2010-10-31 02:34:22 +03:00
|
|
|
_BUFGP | HOLD | 0.968ns| | 0| 0
|
|
|
|
----------------------------------------------------------------------------------------------------------
|
|
|
|
|
|
|
|
|
|
|
|
All constraints were met.
|
|
|
|
INFO:Timing:2761 - N/A entries in the Constraints List may indicate that the
|
|
|
|
constraint is not analyzed due to the following: No paths covered by this
|
|
|
|
constraint; Other constraints intersect with this constraint; or This
|
|
|
|
constraint was disabled by a Path Tracing Control. Please run the Timespec
|
|
|
|
Interaction Report (TSI) via command line (trce tsi) or Timing Analyzer GUI.
|
|
|
|
|
|
|
|
|
|
|
|
Generating Pad Report.
|
|
|
|
|
|
|
|
All signals are completely routed.
|
|
|
|
|
2010-10-31 19:24:46 +02:00
|
|
|
Total REAL time to PAR completion: 24 secs
|
|
|
|
Total CPU time to PAR completion: 21 secs
|
2010-10-31 02:34:22 +03:00
|
|
|
|
2010-10-31 05:27:00 +02:00
|
|
|
Peak Memory Usage: 366 MB
|
2010-10-31 02:34:22 +03:00
|
|
|
|
|
|
|
Placement: Completed - No errors found.
|
|
|
|
Routing: Completed - No errors found.
|
|
|
|
|
|
|
|
Number of error messages: 0
|
|
|
|
Number of warning messages: 0
|
|
|
|
Number of info messages: 1
|
|
|
|
|
|
|
|
Writing design to file project_r.ncd
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
PAR done!
|