1
0
mirror of git://projects.qi-hardware.com/xue.git synced 2024-09-19 02:47:42 +03:00
xue/kicad/xue-rnc/xue-rnc.net

3480 lines
58 KiB
Plaintext
Raw Normal View History

2010-08-23 04:30:32 +03:00
# EESchema Netlist Version 1.1 created Sun 22 Aug 2010 08:15:22 PM COT
2010-07-24 14:58:53 +03:00
(
2010-08-23 04:30:32 +03:00
( /4C716A4D/4C716CAB $noname J6 CONN_8X2 {Lib=CONN_8X2}
( 1 /DBG_PRG/FPGA_TCK )
( 2 ? )
( 3 /DBG_PRG/FPGA_TMS )
( 4 ? )
( 5 /DBG_PRG/FPGA_TDO )
( 6 ? )
( 7 /DBG_PRG/FPGA_TDI )
( 8 ? )
( 9 ? )
( 10 ? )
( 11 ? )
( 12 ? )
( 13 ? )
( 14 ? )
( 15 ? )
( 16 ? )
)
( /4C69ED5F/4C6D2FD7 0805 C82 4.7uF {Lib=CAP}
( 1 N-000442 )
( 2 GND )
)
( /4C69ED5F/4C6D2FD6 0402 C83 22pF {Lib=CAP}
( 1 +1.2V )
( 2 N-000443 )
)
( /4C69ED5F/4C6D2FD5 1206 C84 10uF {Lib=CAP}
( 1 +1.2V )
( 2 GND )
)
( /4C69ED5F/4C6D2FD3 0402 R27 R {Lib=R}
( 1 N-000443 )
( 2 GND )
)
( /4C69ED5F/4C6D2FD2 0402 R28 R {Lib=R}
( 1 +1.2V )
( 2 N-000443 )
)
( /4C69ED5F/4C6D2FD1 1210 L9 2.2uH {Lib=INDUCTOR}
( 1 +1.2V )
( 2 N-000474 )
)
( /4C69ED5F/4C6D2FD0 0402 C85 100nF {Lib=CAP}
( 1 +1.2V )
( 2 GND )
)
( /4C69ED5F/4C6D2F0B 0402 C81 100nF {Lib=CAP}
( 1 +3.3V )
( 2 GND )
)
( /4C69ED5F/4C6D2E6A 1210 L8 2.2uH {Lib=INDUCTOR}
( 1 +3.3V )
( 2 N-000455 )
)
( /4C69ED5F/4C6D2DDD 0402 R26 R {Lib=R}
( 1 +3.3V )
( 2 N-000445 )
)
( /4C69ED5F/4C6D2DBC 0402 R25 R {Lib=R}
( 1 N-000445 )
( 2 GND )
)
( /4C69ED5F/4C6D2C83 1206 C80 10uF {Lib=CAP}
( 1 +3.3V )
( 2 GND )
)
( /4C69ED5F/4C6D2C7F 0402 C79 22pF {Lib=CAP}
( 1 +3.3V )
( 2 N-000445 )
)
( /4C69ED5F/4C6D2C7C 0805 C78 4.7uF {Lib=CAP}
( 1 N-000444 )
( 2 GND )
)
( /4C69ED5F/4C6D2AE0 SOT23-5 U12 A7108 {Lib=A7108}
( 1 N-000442 )
( 2 GND )
( 3 N-000474 )
( 4 N-000442 )
( 5 N-000443 )
)
( /4C69ED5F/4C6D2AA5 SOT23-5 U11 A7108 {Lib=A7108}
( 1 N-000444 )
( 2 GND )
( 3 N-000455 )
( 4 N-000444 )
( 5 N-000445 )
)
( /4C69ED5F/4C6C9DB9 DFN10 U10 A7130 {Lib=A7130}
( PAD GND )
( 1 ? )
( 2 GND )
( 3 ? )
( 4 ? )
( 5 GND )
( 6 ? )
( 7 ? )
( 8 ? )
( 9 ? )
( 10 ? )
)
( /4C69ED5F/4C69EE11 MLF20m1 U9 ATTINY24A-MLF {Lib=ATTINY24A-MLF}
( PAD GND )
( 1 ? )
( 2 ? )
( 3 ? )
( 4 ? )
( 5 ? )
( 6 ? )
( 7 ? )
( 8 GND )
( 9 ? )
( 10 ? )
( 11 ? )
( 12 ? )
( 13 ? )
( 14 ? )
( 15 ? )
( 16 ? )
( 17 ? )
( 18 ? )
( 19 ? )
( 20 ? )
)
( /4C4227FE/4C6969AB $noname C75 100nF {Lib=C}
( 1 GND )
( 2 +3.3V )
)
( /4C4227FE/4C65D681 0603 C74 1uF {Lib=CAP}
( 1 +3.3V )
( 2 GND )
)
( /4C4227FE/4C65D67C 0402 C73 100nF {Lib=CAP}
( 1 +3.3V )
( 2 GND )
)
( /4C4227FE/4C65D661 0402 C72 100nF {Lib=CAP}
( 1 +3.3V )
( 2 GND )
)
( /4C4227FE/4C65A75D $noname U8 X25X64MB {Lib=X25X64MB}
( 1 /FPGA_Spartan6/PROG_CSO )
( 2 /FPGA_Spartan6/PROG_MISO1 )
( 3 /FPGA_Spartan6/PROG_MISO2 )
( 4 GND )
( 5 /FPGA_Spartan6/PROG_MISO0 )
( 6 /FPGA_Spartan6/PROG_CCLK )
( 7 /FPGA_Spartan6/PROG_MISO3 )
( 8 VCCO2 )
)
( /4C4227FE/4B76F5E2 $noname J1 MICROSD {Lib=MICROSD}
2010-08-23 01:24:37 +03:00
( CASE GND )
2010-08-23 04:30:32 +03:00
( COM GND )
( CD ? )
( 1 /FPGA_Spartan6/SD_DAT2 )
( 2 /Non_volatile_memories/SD_DAT3 )
( 3 /FPGA_Spartan6/SD_CMD )
( 4 +3.3V )
( 5 /FPGA_Spartan6/SD_CLK )
( 6 GND )
( 7 /FPGA_Spartan6/SD_DAT0 )
( 8 /Non_volatile_memories/SD_DAT1 )
)
( /4C4227FE/4B76F108 $noname U5 NAND {Lib=HY27UG088G5M}
( 1 ? )
( 2 ? )
( 3 ? )
( 4 ? )
( 5 ? )
( 6 /Non_volatile_memories/NF_RNB )
( 7 /Non_volatile_memories/NF_RNB )
( 8 /Non_volatile_memories/NF_RE_N )
( 9 /Non_volatile_memories/NF_CS1_N )
( 10 ? )
( 11 ? )
( 12 +3.3V )
( 13 GND )
( 14 ? )
( 15 ? )
( 16 /Non_volatile_memories/NF_CLE )
( 17 /Non_volatile_memories/NF_ALE )
( 18 /Non_volatile_memories/NF_WE_N )
( 19 +3.3V )
( 20 ? )
( 21 ? )
( 22 ? )
( 23 ? )
( 24 ? )
( 25 ? )
( 26 ? )
( 27 ? )
( 28 ? )
( 29 /Non_volatile_memories/NF_D0 )
( 30 /FPGA_Spartan6/NF_D1 )
( 31 /Non_volatile_memories/NF_D2 )
( 32 /FPGA_Spartan6/NF_D3 )
( 33 ? )
( 34 ? )
( 35 ? )
( 36 GND )
( 37 +3.3V )
( 38 ? )
( 39 ? )
( 40 ? )
( 41 /FPGA_Spartan6/NF_D4 )
( 42 /FPGA_Spartan6/NF_D5 )
( 43 /Non_volatile_memories/NF_D6 )
( 44 /FPGA_Spartan6/NF_D7 )
( 45 ? )
( 46 ? )
( 47 ? )
( 48 ? )
)
( /4C5F1EDC/4C71C9C5 0603 C86 1uF {Lib=C}
( 1 +3.3V )
( 2 GND )
)
( /4C5F1EDC/4C71C9C4 0603 C87 1uF {Lib=C}
( 1 +3.3V )
( 2 GND )
)
( /4C5F1EDC/4C71C9C3 0402 C88 470nF {Lib=C}
( 1 +2.5V )
( 2 GND )
)
( /4C5F1EDC/4C71C9C1 1210 F2 MICROSMD075F {Lib=MICROSMD075F}
( 1 N-000415 )
( 2 +5V )
)
( /4C5F1EDC/4C71C9C0 0603 V6 V0402MHS03 {Lib=V0402MHS03}
( 1 N-000440 )
( 2 GND )
)
( /4C5F1EDC/4C71C9BF 0603 V5 V0402MHS03 {Lib=V0402MHS03}
( 1 N-000417 )
( 2 GND )
)
( /4C5F1EDC/4C71C9BE 0402 C89 4.7nF {Lib=C}
( 1 N-000441 )
( 2 GND )
)
( /4C5F1EDC/4C71C9BD 0402 R31 1M {Lib=R}
( 1 N-000441 )
( 2 GND )
)
( /4C5F1EDC/4C71C9B9 0603 L11 FB {Lib=INDUCTOR}
( 1 ? )
( 2 GND )
)
( /4C5F1EDC/4C71C9B8 0603 L10 FB {Lib=INDUCTOR}
( 1 N-000415 )
( 2 ? )
)
( /4C5F1EDC/4C71C9B0 MLF16 U13 MIC2550-MLF {Lib=MIC2550-MLF}
( 1 ? )
( 2 ? )
( 3 ? )
( 4 ? )
( 6 GND )
( 7 GND )
( 9 ? )
( 10 N-000440 )
( 11 N-000417 )
( 12 +3.3V )
( 14 +3.3V )
( 15 +2.5V )
)
( /4C5F1EDC/4C71BA25 MLF16 U7 MIC2550-MLF {Lib=MIC2550-MLF}
( 1 ? )
( 2 ? )
( 3 ? )
( 4 ? )
( 6 GND )
( 7 GND )
( 9 ? )
( 10 N-000422 )
( 11 N-000427 )
( 12 +3.3V )
( 14 +3.3V )
( 15 +2.5V )
)
( /4C5F1EDC/4C71BA1D MLF16 U6 MIC2550-MLF {Lib=MIC2550-MLF}
( 1 /USB/USBA_SPD )
( 2 /USB/USBA_RCV )
( 3 /USB/USBA_VP )
( 4 /USB/USBA_VM )
( 6 GND )
( 7 GND )
( 9 /FPGA_Spartan6/USBA_OE_N )
( 10 N-000428 )
( 11 N-000429 )
( 12 +3.3V )
( 14 +3.3V )
( 15 +2.5V )
)
( /4C5F1EDC/4C6552BE $noname C35 1uF {Lib=C}
( 1 +3.3V )
( 2 GND )
)
( /4C5F1EDC/4C6552BD $noname C36 1uF {Lib=C}
( 1 +3.3V )
( 2 GND )
)
( /4C5F1EDC/4C6552BC $noname C37 470nF {Lib=C}
( 1 +2.5V )
( 2 GND )
)
( /4C5F1EDC/4C6552B9 $noname V4 V0402MHS03 {Lib=V0402MHS03}
( 1 N-000422 )
( 2 GND )
)
( /4C5F1EDC/4C6552B8 $noname V3 V0402MHS03 {Lib=V0402MHS03}
( 1 N-000427 )
( 2 GND )
)
( /4C5F1EDC/4C6552B7 $noname C38 4.7nF {Lib=C}
( 1 N-000435 )
( 2 GND )
)
( /4C5F1EDC/4C6552B6 $noname R15 1M {Lib=R}
( 1 N-000435 )
( 2 GND )
)
( /4C5F1EDC/4C6552B1 0603 L7 FB {Lib=INDUCTOR}
( 1 ? )
( 2 GND )
)
( /4C5F1EDC/4C63F252 0603 L4 FB {Lib=INDUCTOR}
( 1 N-000432 )
( 2 N-000430 )
)
( /4C5F1EDC/4C63F248 0603 L5 FB {Lib=INDUCTOR}
( 1 N-000431 )
( 2 GND )
)
( /4C5F1EDC/4C5F2D27 $noname R10 1M {Lib=R}
( 1 N-000433 )
( 2 GND )
)
( /4C5F1EDC/4C5F2D1E $noname C16 4.7nF {Lib=C}
( 1 N-000433 )
( 2 GND )
)
( /4C5F1EDC/4C5F2CA7 0603 V1 V0402MHS03 {Lib=V0402MHS03}
( 1 N-000429 )
( 2 GND )
)
( /4C5F1EDC/4C5F2CA3 0603 V2 V0402MHS03 {Lib=V0402MHS03}
( 1 N-000428 )
( 2 GND )
)
( /4C5F1EDC/4C5F2B55 $noname F1 MICROSMD075F {Lib=MICROSMD075F}
( 1 N-000432 )
( 2 +5V )
)
( /4C5F1EDC/4C5F23DD $noname J5 USB-48204-0001 {Lib=USB-48204-0001}
( S1 N-000433 )
( S2 N-000433 )
( S3 N-000433 )
( S4 N-000433 )
( 1 N-000430 )
( 2 N-000428 )
( 3 N-000429 )
( 4 N-000431 )
)
( /4C5F1EDC/4C5F2039 $noname C15 470nF {Lib=C}
( 1 +2.5V )
( 2 GND )
)
( /4C5F1EDC/4C5F2037 $noname C14 1uF {Lib=C}
( 1 +3.3V )
( 2 GND )
)
( /4C5F1EDC/4C5F2033 $noname C13 1uF {Lib=C}
( 1 +3.3V )
( 2 GND )
)
( /4C431A63/4C7168DD 0402 R30 330 {Lib=R}
( 1 +3.3V )
( 2 N-000267 )
)
( /4C431A63/4C716877 0402 R29 4.7k {Lib=R}
( 1 +3.3V )
( 2 N-000390 )
)
( /4C431A63/4C6B29DA 0402 C77 470nF {Lib=C}
( 1 +2.5V )
( 2 GND )
)
( /4C431A63/4C6B29A3 0402 C76 470nF {Lib=C}
( 1 +1.2V )
( 2 GND )
)
( /4C431A63/4C6B216E 0402 R23 33 {Lib=R}
( 1 /FPGA_Spartan6/R_M0_UDM )
( 2 /FPGA_Spartan6/M0_UDM )
)
( /4C431A63/4C6B216D 0402 R22 33 {Lib=R}
( 1 /FPGA_Spartan6/R_M0_UDQS )
( 2 /FPGA_Spartan6/M0_UDQS )
)
( /4C431A63/4C6B216B 0402 R24 33 {Lib=R}
( 1 /FPGA_Spartan6/R_M0_CKE )
( 2 /FPGA_Spartan6/M0_CKE )
)
( /4C431A63/4C6B1B90 0402 R21 120 {Lib=R}
( 1 /DDR_Banks/M0_CLK )
( 2 /FPGA_Spartan6/M0_CLK# )
)
( /4C431A63/4C6A0D58 R_PACK4-0402 RP14 R_PACK4 {Lib=R_PACK4}
( 1 /FPGA_Spartan6/R_M0_A0 )
( 2 /FPGA_Spartan6/R_M0_A1 )
( 3 /FPGA_Spartan6/R_M0_A2 )
( 4 /FPGA_Spartan6/R_M0_A3 )
( 5 /FPGA_Spartan6/M0_A3 )
( 6 /FPGA_Spartan6/M0_A2 )
( 7 /FPGA_Spartan6/M0_A1 )
( 8 /DDR_Banks/M0_A0 )
)
( /4C431A63/4C6A0D57 R_PACK4-0402 RP15 R_PACK4 {Lib=R_PACK4}
( 1 /FPGA_Spartan6/R_M0_RAS# )
( 2 /FPGA_Spartan6/R_M0_BA0 )
( 3 /FPGA_Spartan6/R_M0_BA1 )
( 4 /FPGA_Spartan6/R_M0_A10 )
( 5 /FPGA_Spartan6/M0_A10 )
( 6 /DDR_Banks/M0_BA1 )
( 7 /FPGA_Spartan6/M0_BA0 )
( 8 /DDR_Banks/M0_RAS# )
)
( /4C431A63/4C6A0D56 R_PACK4-0402 RP16 R_PACK4 {Lib=R_PACK4}
( 1 /FPGA_Spartan6/R_M0_LDQS )
( 2 /FPGA_Spartan6/R_M0_LDM )
( 3 /FPGA_Spartan6/R_M0_WE# )
( 4 /FPGA_Spartan6/R_M0_CAS# )
( 5 /FPGA_Spartan6/M0_CAS# )
( 6 /DDR_Banks/M0_WE# )
( 7 /DDR_Banks/M0_LDM )
( 8 /DDR_Banks/M0_LDQS )
)
( /4C431A63/4C6A0D55 R_PACK4-0402 RP17 R_PACK4 {Lib=R_PACK4}
( 1 /FPGA_Spartan6/R_M0_A7 )
( 2 /FPGA_Spartan6/R_M0_A6 )
( 3 /FPGA_Spartan6/R_M0_A5 )
( 4 /FPGA_Spartan6/R_M0_A4 )
( 5 /FPGA_Spartan6/M0_A4 )
( 6 /DDR_Banks/M0_A5 )
( 7 /FPGA_Spartan6/M0_A6 )
( 8 /DDR_Banks/M0_A7 )
)
( /4C431A63/4C6A0D54 R_PACK4-0402 RP18 R_PACK4 {Lib=R_PACK4}
( 1 /FPGA_Spartan6/R_M0_A12 )
( 2 /FPGA_Spartan6/R_M0_A11 )
( 3 /FPGA_Spartan6/R_M0_A9 )
( 4 /FPGA_Spartan6/R_M0_A8 )
( 5 /FPGA_Spartan6/M0_A8 )
( 6 /DDR_Banks/M0_A9 )
( 7 /FPGA_Spartan6/M0_A11 )
( 8 /FPGA_Spartan6/M0_A12 )
)
( /4C431A63/4C69FCE8 R_PACK4-0402 RP12 R_PACK4 {Lib=R_PACK4}
( 1 /FPGA_Spartan6/R_M0_DQ4 )
( 2 /FPGA_Spartan6/R_M0_DQ5 )
( 3 /FPGA_Spartan6/R_M0_DQ6 )
( 4 /FPGA_Spartan6/R_M0_DQ7 )
( 5 /FPGA_Spartan6/M0_DQ7 )
( 6 /FPGA_Spartan6/M0_DQ6 )
( 7 /DDR_Banks/M0_DQ5 )
( 8 /FPGA_Spartan6/M0_DQ4 )
)
( /4C431A63/4C69FCE7 R_PACK4-0402 RP13 R_PACK4 {Lib=R_PACK4}
( 1 /FPGA_Spartan6/R_M0_DQ0 )
( 2 /FPGA_Spartan6/R_M0_DQ1 )
( 3 /FPGA_Spartan6/R_M0_DQ2 )
( 4 /FPGA_Spartan6/R_M0_DQ3 )
( 5 /FPGA_Spartan6/M0_DQ3 )
( 6 /FPGA_Spartan6/M0_DQ2 )
( 7 /DDR_Banks/M0_DQ1 )
( 8 /FPGA_Spartan6/M0_DQ0 )
)
( /4C431A63/4C69FCE6 R_PACK4-0402 RP11 R_PACK4 {Lib=R_PACK4}
( 1 /FPGA_Spartan6/R_M0_DQ8 )
( 2 /FPGA_Spartan6/R_M0_DQ9 )
( 3 /FPGA_Spartan6/R_M0_DQ10 )
( 4 /FPGA_Spartan6/R_M0_DQ11 )
( 5 /FPGA_Spartan6/M0_DQ11 )
( 6 /DDR_Banks/M0_DQ10 )
( 7 /FPGA_Spartan6/M0_DQ9 )
( 8 /DDR_Banks/M0_DQ8 )
)
( /4C431A63/4C69FC19 R_PACK4-0402 RP10 R_PACK4 {Lib=R_PACK4}
( 1 /FPGA_Spartan6/R_M0_DQ12 )
( 2 /FPGA_Spartan6/R_M0_DQ13 )
( 3 /FPGA_Spartan6/R_M0_DQ14 )
( 4 /FPGA_Spartan6/R_M0_DQ15 )
( 5 /DDR_Banks/M0_DQ15 )
( 6 /DDR_Banks/M0_DQ14 )
( 7 /FPGA_Spartan6/M0_DQ13 )
( 8 /DDR_Banks/M0_DQ12 )
)
( /4C431A63/4C69E7DD 0402 R19 33 {Lib=R}
( 1 /FPGA_Spartan6/R_M1_UDQS )
( 2 /FPGA_Spartan6/M1_UDQS )
)
( /4C431A63/4C69E92D 0402 R20 33 {Lib=R}
( 1 /FPGA_Spartan6/R_M1_CS# )
( 2 /FPGA_Spartan6/M1_CS# )
)
( /4C431A63/4C69E7F8 0402 R17 33 {Lib=R}
( 1 /FPGA_Spartan6/R_M1_CKE )
( 2 /DDR_Banks/M1_CKE )
)
( /4C431A63/4C69E7C2 0402 R18 33 {Lib=R}
( 1 /FPGA_Spartan6/R_M1_UDM )
( 2 /DDR_Banks/M1_UDM )
)
( /4C431A63/4C69E3A6 $noname RP9 R_PACK4 {Lib=R_PACK4}
( 1 /FPGA_Spartan6/M1_DQ11 )
( 2 /FPGA_Spartan6/M1_DQ10 )
( 3 /FPGA_Spartan6/M1_DQ9 )
( 4 /DDR_Banks/M1_DQ8 )
( 5 /FPGA_Spartan6/R_M1_DQ8 )
( 6 /FPGA_Spartan6/R_M1_DQ9 )
( 7 /FPGA_Spartan6/R_M1_DQ10 )
( 8 /FPGA_Spartan6/R_M1_DQ11 )
)
( /4C431A63/4C69E299 $noname RP8 R_PACK4 {Lib=R_PACK4}
( 1 /FPGA_Spartan6/M1_DQ15 )
( 2 /FPGA_Spartan6/M1_DQ14 )
( 3 /DDR_Banks/M1_DQ13 )
( 4 /DDR_Banks/M1_DQ12 )
( 5 /FPGA_Spartan6/R_M1_DQ12 )
( 6 /FPGA_Spartan6/R_M1_DQ13 )
( 7 /FPGA_Spartan6/R_M1_DQ14 )
( 8 /FPGA_Spartan6/R_M1_DQ15 )
)
( /4C431A63/4C69DF7A 0402 R16 120 {Lib=R}
( 1 /DDR_Banks/M1_CLK# )
( 2 /DDR_Banks/M1_CLK )
)
( /4C431A63/4C69DC05 $noname RP7 R_PACK4 {Lib=R_PACK4}
( 1 /DDR_Banks/M1_A12 )
( 2 /DDR_Banks/M1_A11 )
( 3 /FPGA_Spartan6/M1_A9 )
( 4 /FPGA_Spartan6/M1_A8 )
( 5 /FPGA_Spartan6/R_M1_A8 )
( 6 /FPGA_Spartan6/R_M1_A9 )
( 7 /FPGA_Spartan6/R_M1_A11 )
( 8 /FPGA_Spartan6/R_M1_A12 )
)
( /4C431A63/4C69DA8A $noname RP6 R_PACK4 {Lib=R_PACK4}
( 1 /DDR_Banks/M1_A7 )
( 2 /DDR_Banks/M1_A6 )
( 3 /DDR_Banks/M1_A5 )
( 4 /DDR_Banks/M1_A4 )
( 5 ? )
( 6 /FPGA_Spartan6/R_M1_A5 )
( 7 /FPGA_Spartan6/R_M1_A6 )
( 8 /FPGA_Spartan6/R_M1_A7 )
)
( /4C431A63/4C69D3A9 $noname RP5 R_PACK4 {Lib=R_PACK4}
( 1 /FPGA_Spartan6/R_M1_DQ0 )
( 2 /FPGA_Spartan6/R_M1_DQ1 )
( 3 /FPGA_Spartan6/R_M1_DQ2 )
( 4 /FPGA_Spartan6/R_M1_DQ3 )
( 5 /FPGA_Spartan6/M1_DQ3 )
( 6 /DDR_Banks/M1_DQ2 )
( 7 /FPGA_Spartan6/M1_DQ1 )
( 8 /FPGA_Spartan6/M1_DQ0 )
)
( /4C431A63/4C69D3A4 $noname RP3 R_PACK4 {Lib=R_PACK4}
( 1 /FPGA_Spartan6/R_M1_LDQS )
( 2 /FPGA_Spartan6/R_M1_LDM )
( 3 /FPGA_Spartan6/R_M1_WE# )
( 4 /FPGA_Spartan6/R_M1_CAS# )
( 5 /FPGA_Spartan6/M1_CAS# )
( 6 /FPGA_Spartan6/M1_WE# )
( 7 /FPGA_Spartan6/M1_LDM )
( 8 /FPGA_Spartan6/M1_LDQS )
)
( /4C431A63/4C69D3A3 $noname RP4 R_PACK4 {Lib=R_PACK4}
( 1 /FPGA_Spartan6/R_M1_DQ4 )
( 2 /FPGA_Spartan6/R_M1_DQ5 )
( 3 /FPGA_Spartan6/R_M1_DQ6 )
( 4 /FPGA_Spartan6/R_M1_DQ7 )
( 5 /DDR_Banks/M1_DQ7 )
( 6 /FPGA_Spartan6/M1_DQ6 )
( 7 /FPGA_Spartan6/M1_DQ5 )
( 8 /FPGA_Spartan6/M1_DQ4 )
)
( /4C431A63/4C69CEE8 $noname RP2 R_PACK4 {Lib=R_PACK4}
( 1 /FPGA_Spartan6/R_M1_RAS# )
( 2 /FPGA_Spartan6/R_M1_BA0 )
( 3 /FPGA_Spartan6/R_M1_BA1 )
( 4 /FPGA_Spartan6/R_M1_A10 )
( 5 /FPGA_Spartan6/M1_A10 )
( 6 /FPGA_Spartan6/M1_BA1 )
( 7 /DDR_Banks/M1_BA0 )
( 8 /DDR_Banks/M1_RAS# )
)
( /4C431A63/4C69C6B2 $noname RP1 R_PACK4 {Lib=R_PACK4}
( 1 /FPGA_Spartan6/R_M1_A0 )
( 2 /FPGA_Spartan6/R_M1_A1 )
( 3 /FPGA_Spartan6/R_M1_A2 )
( 4 /FPGA_Spartan6/R_M1_A3 )
( 5 /FPGA_Spartan6/M1_A3 )
( 6 /FPGA_Spartan6/M1_A2 )
( 7 /FPGA_Spartan6/M1_A1 )
( 8 /FPGA_Spartan6/M1_A0 )
)
( /4C431A63/4C656D9D $noname C66 470nF {Lib=C}
( 1 +2.5V )
( 2 GND )
)
( /4C431A63/4C656D9A $noname C63 470nF {Lib=C}
( 1 +2.5V )
( 2 GND )
)
( /4C431A63/4C656D99 $noname C60 470nF {Lib=C}
( 1 +2.5V )
( 2 GND )
)
( /4C431A63/4C656D98 $noname C57 4.7uF {Lib=C}
( 1 +2.5V )
( 2 GND )
)
( /4C431A63/4C656D97 $noname C54 100uF {Lib=C}
( 1 +2.5V )
( 2 GND )
)
( /4C431A63/4C656D53 $noname C69 470nF {Lib=C}
( 1 VCCO2 )
( 2 GND )
)
( /4C431A63/4C656D49 $noname C67 470nF {Lib=C}
( 1 VCCO2 )
( 2 GND )
)
( /4C431A63/4C656D46 $noname C64 470nF {Lib=C}
( 1 VCCO2 )
( 2 GND )
)
( /4C431A63/4C656D45 $noname C61 470nF {Lib=C}
( 1 VCCO2 )
( 2 GND )
)
( /4C431A63/4C656D44 $noname C58 4.7uF {Lib=C}
( 1 VCCO2 )
( 2 GND )
)
( /4C431A63/4C656D43 $noname C55 100uF {Lib=C}
( 1 VCCO2 )
( 2 GND )
)
( /4C431A63/4C656D08 $noname C68 470nF {Lib=C}
( 1 +2.5V )
( 2 GND )
)
( /4C431A63/4C656CFC $noname C65 470nF {Lib=C}
( 1 +2.5V )
( 2 GND )
)
( /4C431A63/4C656CFB $noname C62 470nF {Lib=C}
( 1 +2.5V )
( 2 GND )
)
( /4C431A63/4C656CFA $noname C59 4.7uF {Lib=C}
( 1 +2.5V )
( 2 GND )
)
( /4C431A63/4C656CF9 $noname C56 100uF {Lib=C}
( 1 +2.5V )
( 2 GND )
)
( /4C431A63/4C656CBB $noname C50 470nF {Lib=C}
( 1 +3.3V )
( 2 GND )
)
( /4C431A63/4C656CBA $noname C47 470nF {Lib=C}
( 1 +3.3V )
( 2 GND )
)
( /4C431A63/4C656CB9 $noname C44 4.7uF {Lib=C}
( 1 +3.3V )
( 2 GND )
)
( /4C431A63/4C656CB7 $noname C41 100uF {Lib=C}
( 1 +3.3V )
( 2 GND )
)
( /4C431A63/4C656C49 $noname C53 470nF {Lib=C}
( 1 +2.5V )
( 2 GND )
)
( /4C431A63/4C656C27 $noname C51 470nF {Lib=C}
( 1 +2.5V )
( 2 GND )
)
( /4C431A63/4C656C24 $noname C49 470nF {Lib=C}
( 1 +2.5V )
( 2 GND )
)
( /4C431A63/4C656C16 $noname C46 4.7uF {Lib=C}
( 1 +2.5V )
( 2 GND )
)
( /4C431A63/4C656BFA $noname C52 470nF {Lib=C}
( 1 +2.5V )
( 2 GND )
)
( /4C431A63/4C656BF9 $noname C43 4.7uF {Lib=C}
( 1 +2.5V )
( 2 GND )
)
( /4C431A63/4C656BF8 $noname C40 100uF {Lib=C}
( 1 +2.5V )
( 2 GND )
)
( /4C431A63/4C656AC2 $noname C48 470nF {Lib=C}
( 1 +1.2V )
( 2 GND )
)
( /4C431A63/4C656AC0 $noname C45 470nF {Lib=C}
( 1 +1.2V )
( 2 GND )
)
( /4C431A63/4C656ABD $noname C42 4.7uF {Lib=C}
( 1 +1.2V )
( 2 GND )
)
( /4C431A63/4C656A80 $noname C39 100uF {Lib=C}
( 1 +1.2V )
( 2 GND )
)
( /4C431A63/4C431E53 $noname U1 XC6SLX45FGG484 {Lib=XC6SLX45FGG484}
( H8 ? )
( P7 ? )
( N7 ? )
( M7 ? )
( L7 +2.5V )
( K7 ? )
( J7 ? )
( G7 ? )
( F7 ? )
( P6 ? )
( N6 ? )
( M6 ? )
( L6 ? )
( K6 /FPGA_Spartan6/R_M0_A3 )
( J6 ? )
( H6 /FPGA_Spartan6/R_M0_A7 )
( G6 ? )
( F6 +2.5V )
( E6 ? )
( U5 +2.5V )
( P5 ? )
( N5 +2.5V )
( M5 ? )
( K5 /FPGA_Spartan6/R_M0_RAS# )
( J5 +2.5V )
( H5 /FPGA_Spartan6/R_M0_A2 )
( F5 ? )
( E5 ? )
( D5 ? )
( U4 ? )
( K21 /FPGA_Spartan6/R_M1_DQ6 )
( H21 /FPGA_Spartan6/R_M1_RAS# )
( G21 +2.5V )
( F21 /FPGA_Spartan6/R_M1_A0 )
( D21 /FPGA_Spartan6/R_M1_CKE )
( C21 +2.5V )
( B21 ? )
( A21 ? )
( W20 ? )
( V20 ? )
( U20 /FPGA_Spartan6/R_M1_DQ12 )
( T20 ? )
( R20 /FPGA_Spartan6/R_M1_DQ10 )
( P20 ? )
( N20 /FPGA_Spartan6/R_M1_DQ0 )
( M20 /FPGA_Spartan6/R_M1_UDM )
( L20 /FPGA_Spartan6/R_M1_LDQS )
( K20 /FPGA_Spartan6/R_M1_A5 )
( J20 /FPGA_Spartan6/R_M1_DQ4 )
( H20 /DDR_Banks/M1_CLK )
( G20 /FPGA_Spartan6/R_M1_A3 )
( F20 ? )
( E20 /FPGA_Spartan6/R_M1_A7 )
( D20 ? )
( C20 /FPGA_Spartan6/R_M1_A8 )
( B20 /FPGA_Spartan6/USBA_OE_N )
( A20 ? )
( P8 ? )
( M8 ? )
( K8 ? )
( Y2 ? )
( W2 +2.5V )
( V2 /FPGA_Spartan6/R_M0_DQ14 )
( T2 /FPGA_Spartan6/R_M0_UDQS )
( R2 +2.5V )
( P2 /FPGA_Spartan6/R_M0_DQ8 )
( M2 /FPGA_Spartan6/R_M0_DQ2 )
( L2 +2.5V )
( K2 /FPGA_Spartan6/R_M0_DQ6 )
( H2 /FPGA_Spartan6/R_M0_A0 )
( G2 +2.5V )
( F2 /FPGA_Spartan6/R_M0_WE# )
( D2 /FPGA_Spartan6/R_M0_CKE )
( C2 +2.5V )
( B2 ? )
( A2 ? )
( Y1 ? )
( W1 ? )
( V1 /FPGA_Spartan6/R_M0_DQ15 )
( U1 /FPGA_Spartan6/R_M0_DQ13 )
( T1 ? )
( R1 /FPGA_Spartan6/R_M0_DQ11 )
( P1 /FPGA_Spartan6/R_M0_DQ9 )
( N1 /FPGA_Spartan6/R_M0_DQ1 )
( M1 /FPGA_Spartan6/R_M0_DQ3 )
( L1 ? )
( K1 /FPGA_Spartan6/R_M0_DQ7 )
( J1 /FPGA_Spartan6/R_M0_DQ5 )
( H1 /FPGA_Spartan6/R_M0_A1 )
( G1 /FPGA_Spartan6/R_M0_BA1 )
( T4 ? )
( R4 ? )
( P4 ? )
( N4 ? )
( M4 ? )
( L4 /FPGA_Spartan6/R_M0_LDM )
( K4 /FPGA_Spartan6/R_M0_CAS# )
( J4 /FPGA_Spartan6/R_M0_A6 )
( H4 /DDR_Banks/M0_CLK )
( G4 /FPGA_Spartan6/R_M0_A10 )
( F4 +2.5V )
( E4 ? )
( C4 ? )
( W3 ? )
( V3 ? )
( U3 /FPGA_Spartan6/R_M0_DQ12 )
( T3 ? )
( R3 /FPGA_Spartan6/R_M0_DQ10 )
( P3 ? )
( N3 /FPGA_Spartan6/R_M0_DQ0 )
( M3 /FPGA_Spartan6/R_M0_UDM )
( L3 /FPGA_Spartan6/R_M0_LDQS )
( K3 /FPGA_Spartan6/R_M0_A5 )
( J3 /FPGA_Spartan6/R_M0_DQ4 )
( H3 /FPGA_Spartan6/M0_CLK# )
( G3 /FPGA_Spartan6/R_M0_BA0 )
( F3 /FPGA_Spartan6/R_M0_A4 )
( E3 /FPGA_Spartan6/R_M0_A8 )
( D3 ? )
( C3 ? )
( B3 ? )
( G10 +3.3V )
( D10 /Ethernet_Phy/ETH_TXD0 )
( C10 /Ethernet_Phy/ETH_TXD2 )
( B10 /FPGA_Spartan6/ETH_CRS )
( A10 /Ethernet_Phy/ETH_INT )
( E9 +3.3V )
( D9 /Ethernet_Phy/ETH_TXEN )
( C9 /FPGA_Spartan6/ETH_TXD1 )
( A9 /FPGA_Spartan6/ETH_COL )
( D8 /Ethernet_Phy/ETH_TXER )
( C8 /Ethernet_Phy/ETH_TXC )
( B8 /Ethernet_Phy/ETH_RXER )
( A8 /Ethernet_Phy/ETH_TXD3 )
( D7 /FPGA_Spartan6/ETH_MDC )
( C7 /FPGA_Spartan6/ETH_RESET_N )
( B7 +3.3V )
( A7 /Ethernet_Phy/ETH_RXC )
( D6 /FPGA_Spartan6/ETH_MDIO )
( C6 /Ethernet_Phy/ETH_RXD2 )
( B6 /Ethernet_Phy/ETH_RXD0 )
( A6 /FPGA_Spartan6/ETH_RXDV )
( C5 /FPGA_Spartan6/ETH_RXD3 )
( A5 /FPGA_Spartan6/ETH_RXD1 )
( B4 +3.3V )
( A4 /Ethernet_Phy/ETH_CLK )
( A3 ? )
( U19 ? )
( T19 ? )
( R19 ? )
( P19 ? )
( B19 +3.3V )
( B18 /Non_volatile_memories/SD_DAT1 )
( A18 /FPGA_Spartan6/SD_DAT0 )
( E17 +3.3V )
( D17 /FPGA_Spartan6/SD_CMD )
( C17 /Non_volatile_memories/SD_DAT3 )
( A17 /FPGA_Spartan6/SD_DAT2 )
( E16 /FPGA_Spartan6/SD_CLK )
( C16 ? )
( B16 ? )
( A16 ? )
( D15 /Non_volatile_memories/NF_CS1_N )
( C15 /Non_volatile_memories/NF_RE_N )
( B15 +3.3V )
( A15 /Non_volatile_memories/NF_RNB )
( G14 +3.3V )
( D14 /FPGA_Spartan6/NF_D1 )
( C14 /Non_volatile_memories/NF_WE_N )
( B14 /Non_volatile_memories/NF_CLE )
( A14 /Non_volatile_memories/NF_ALE )
( E13 +3.3V )
( C13 ? )
( A13 /Non_volatile_memories/NF_D2 )
( C12 /Non_volatile_memories/NF_D0 )
( B12 /FPGA_Spartan6/NF_D3 )
( A12 /FPGA_Spartan6/NF_D4 )
( D11 /FPGA_Spartan6/NF_D7 )
( C11 /FPGA_Spartan6/NF_D5 )
( B11 +3.3V )
( A11 /Non_volatile_memories/NF_D6 )
( J16 ? )
( H16 /FPGA_Spartan6/R_M1_CS# )
( G16 /USB/USBA_RCV )
( F16 /USB/USBA_VM )
( L15 ? )
( W22 ? )
( V22 /FPGA_Spartan6/R_M1_DQ15 )
( U22 /FPGA_Spartan6/R_M1_DQ13 )
( T22 ? )
( R22 /FPGA_Spartan6/R_M1_DQ11 )
( P22 /FPGA_Spartan6/R_M1_DQ9 )
( N22 /FPGA_Spartan6/R_M1_DQ1 )
( M22 /FPGA_Spartan6/R_M1_DQ3 )
( L22 ? )
( K22 /FPGA_Spartan6/R_M1_DQ7 )
( J22 /FPGA_Spartan6/R_M1_DQ5 )
( H22 /FPGA_Spartan6/R_M1_CAS# )
( G22 ? )
( F22 /FPGA_Spartan6/R_M1_A1 )
( E22 /FPGA_Spartan6/R_M1_A2 )
( D22 /FPGA_Spartan6/R_M1_A12 )
( C22 /FPGA_Spartan6/R_M1_A9 )
( B22 ? )
( W21 +2.5V )
( V21 /FPGA_Spartan6/R_M1_DQ14 )
( T21 /FPGA_Spartan6/R_M1_UDQS )
( R21 +2.5V )
( P21 /FPGA_Spartan6/R_M1_DQ8 )
( M21 /FPGA_Spartan6/R_M1_DQ2 )
( L21 +2.5V )
( N19 ? )
( M19 ? )
( L19 /FPGA_Spartan6/R_M1_LDM )
( K19 /FPGA_Spartan6/R_M1_A6 )
( J19 /DDR_Banks/M1_CLK# )
( H19 /FPGA_Spartan6/R_M1_WE# )
( G19 /FPGA_Spartan6/R_M1_A10 )
( F19 /FPGA_Spartan6/R_M1_A11 )
( E19 +2.5V )
( D19 ? )
( C19 /USB/USBA_SPD )
( U18 +2.5V )
( P18 ? )
( N18 +2.5V )
( M18 ? )
( K18 ? )
( J18 +2.5V )
( H18 ? )
( F18 ? )
( P17 ? )
( M17 ? )
( L17 ? )
( K17 /FPGA_Spartan6/R_M1_BA1 )
( J17 /FPGA_Spartan6/R_M1_BA0 )
( H17 ? )
( G17 /USB/USBA_VP )
( F17 ? )
( N16 ? )
( M16 ? )
( L16 +2.5V )
( K16 ? )
( J14 +1.2V )
( H14 ? )
( F14 ? )
( E14 ? )
( P13 +1.2V )
( N13 GND )
( M13 +1.2V )
( L13 GND )
( K13 +1.2V )
( J13 GND )
( H13 ? )
( G13 ? )
( F13 ? )
( D13 ? )
( B13 GND )
( Y22 N-000267 )
( A22 GND )
( R12 +2.5V )
( P12 GND )
( N12 +1.2V )
( M12 GND )
( L12 +1.2V )
( K12 GND )
( J12 +1.2V )
( H12 ? )
( G12 +2.5V )
( F12 ? )
( E12 ? )
( D12 ? )
( AB1 GND )
( A19 /DBG_PRG/FPGA_TDO )
( R18 GND )
( L18 GND )
( G18 GND )
( E18 /DBG_PRG/FPGA_TDI )
( D18 GND )
( C18 /DBG_PRG/FPGA_TMS )
( R17 ? )
( N17 GND )
( B17 GND )
( W16 GND )
( P16 ? )
( D16 +2.5V )
( AA5 GND )
( P15 ? )
( N15 GND )
( M15 +2.5V )
( K15 +2.5V )
( J15 GND )
( H15 +2.5V )
( G15 /DBG_PRG/FPGA_TCK )
( F15 ? )
( E15 GND )
( V14 GND )
( R14 +1.2V )
( P14 GND )
( N14 +1.2V )
( M14 GND )
( L14 +1.2V )
( K14 GND )
( L9 GND )
( K9 +1.2V )
( J9 GND )
( H9 +2.5V )
( G9 ? )
( F9 ? )
( B9 GND )
( N8 +2.5V )
( L8 +2.5V )
( J8 +1.2V )
( G8 ? )
( F8 ? )
( E8 ? )
( W7 GND )
( U7 GND )
( H7 GND )
( E7 GND )
( V6 +2.5V )
( R6 +2.5V )
( R5 GND )
( L5 GND )
( G5 GND )
( B5 GND )
( V4 GND )
( D4 GND )
( U2 GND )
( N2 GND )
( J2 GND )
( E2 GND )
( A1 GND )
( AA1 N-000390 )
( U21 GND )
( N21 GND )
( J21 GND )
( E21 GND )
( U11 +2.5V )
( P11 +1.2V )
( N11 GND )
( M11 +1.2V )
( L11 GND )
( K11 +1.2V )
( J11 GND )
( H11 ? )
( G11 ? )
( F11 +2.5V )
( E11 GND )
( Y20 +3.3V )
( V10 GND )
( R10 +2.5V )
( P10 GND )
( N10 +1.2V )
( M10 GND )
( L10 +1.2V )
( K10 GND )
( J10 +1.2V )
( H10 ? )
( F10 ? )
( E10 ? )
( P9 +1.2V )
( N9 GND )
( M9 +1.2V )
( V19 ? )
( AB8 ? )
( AA8 ? )
( Y18 ? )
( W18 ? )
( V18 ? )
( T18 ? )
( AB7 ? )
( AA7 VCCO2 )
( Y17 ? )
( W17 ? )
( V17 ? )
( U17 ? )
( T17 ? )
( AB6 ? )
( AA6 ? )
( Y16 ? )
( V16 VCCO2 )
( U16 ? )
( T16 ? )
( R16 ? )
( AB5 ? )
( Y15 ? )
( W15 ? )
( V15 ? )
( U15 ? )
( T15 ? )
( R15 ? )
( AB4 ? )
( AA4 ? )
( F1 ? )
( E1 /FPGA_Spartan6/R_M0_A9 )
( D1 /FPGA_Spartan6/R_M0_A12 )
( C1 /FPGA_Spartan6/R_M0_A11 )
( B1 ? )
( AB19 ? )
2010-08-23 01:24:37 +03:00
( AA19 VCCO2 )
2010-08-23 04:30:32 +03:00
( AB18 ? )
( AA18 ? )
( AB17 ? )
( AB16 ? )
( AA16 ? )
( AB15 ? )
( AA15 VCCO2 )
( AB14 ? )
( AA14 ? )
( AB13 ? )
2010-08-23 01:24:37 +03:00
( AA22 ? )
( AB12 ? )
2010-08-23 04:30:32 +03:00
( AA12 ? )
2010-08-23 01:24:37 +03:00
( AB21 ? )
2010-08-23 04:30:32 +03:00
( AA21 /FPGA_Spartan6/PROG_CCLK )
( AB11 ? )
( AA11 VCCO2 )
( AB20 /FPGA_Spartan6/PROG_MISO0 )
( AA20 /FPGA_Spartan6/PROG_MISO1 )
( AB10 ? )
( AA10 ? )
( AB9 ? )
( Y19 ? )
( V9 ? )
( U9 ? )
( T9 VCCO2 )
( R9 ? )
( Y8 ? )
( W8 ? )
( V8 VCCO2 )
( U8 ? )
( T8 ? )
( R8 ? )
( Y7 ? )
( V7 ? )
( T7 ? )
( R7 ? )
( Y6 ? )
( W6 ? )
( U6 ? )
( T6 ? )
( Y5 ? )
( W5 VCCO2 )
( V5 ? )
( T5 /FPGA_Spartan6/PROG_CSO )
( Y4 ? )
( W4 ? )
( Y3 ? )
( AA17 GND )
( AA13 GND )
2010-08-23 01:24:37 +03:00
( AB22 GND )
2010-08-23 04:30:32 +03:00
( AA9 GND )
( W19 GND )
( Y14 ? )
( W14 ? )
( U14 /FPGA_Spartan6/PROG_MISO2 )
( T14 ? )
( AB3 ? )
( AA3 VCCO2 )
( Y13 ? )
( W13 ? )
( V13 ? )
( U13 /FPGA_Spartan6/PROG_MISO3 )
( T13 VCCO2 )
( R13 ? )
( AB2 ? )
( AA2 ? )
( Y12 ? )
( W12 ? )
( V12 VCCO2 )
( U12 ? )
( T12 ? )
( Y21 ? )
( Y11 ? )
( W11 ? )
( V11 ? )
( T11 ? )
( R11 ? )
( Y10 ? )
( W10 ? )
( U10 ? )
( T10 ? )
( Y9 ? )
( W9 ? )
)
( /4C4320F3/4C5D8114 $noname C9 100nF {Lib=C}
( 1 /Ethernet_Phy/ETH_PLL1.8V )
( 2 GND )
)
( /4C4320F3/4C5D810A 0402 L3 FB {Lib=INDUCTOR}
( 1 /Ethernet_Phy/ETH_A1.8V )
( 2 /Ethernet_Phy/ETH_PLL1.8V )
)
( /4C4320F3/4C5D8104 $noname C6 100nF {Lib=C}
( 1 /Ethernet_Phy/ETH_A1.8V )
( 2 GND )
)
( /4C4320F3/4C5D80F3 0402 L1 FB {Lib=INDUCTOR}
( 1 +1.8V )
( 2 /Ethernet_Phy/ETH_A1.8V )
)
( /4C4320F3/4C5D80F0 $noname C4 100nF {Lib=C}
( 1 +1.8V )
( 2 GND )
)
( /4C4320F3/4C5D80ED $noname C2 1uF {Lib=C}
( 1 +1.8V )
( 2 GND )
)
( /4C4320F3/4C5D7FB7 0402 L2 FB {Lib=INDUCTOR}
( 1 +3.3V )
( 2 /Ethernet_Phy/ETH_A3.3V )
)
( /4C4320F3/4C5D7FA7 $noname C8 100nF {Lib=C}
( 1 /Ethernet_Phy/ETH_A3.3V )
( 2 GND )
)
( /4C4320F3/4C5D7FA5 $noname C7 1uF {Lib=C}
( 1 /Ethernet_Phy/ETH_A3.3V )
( 2 GND )
)
( /4C4320F3/4C5D7FA3 $noname C5 100nF {Lib=C}
( 1 +3.3V )
( 2 GND )
)
( /4C4320F3/4C5D7FA1 $noname C3 100nF {Lib=C}
( 1 +3.3V )
( 2 GND )
)
( /4C4320F3/4C5D7F9F $noname C1 1uF {Lib=C}
( 1 +3.3V )
( 2 GND )
)
( /4C4320F3/4C5D7F39 $noname R1 4.7K {Lib=R}
( 1 /FPGA_Spartan6/ETH_MDIO )
( 2 +3.3V )
)
( /4C4320F3/4C5D7ECF $noname R2 6.65K {Lib=R}
( 1 N-000401 )
( 2 GND )
)
( /4C4320F3/4C5D7E43 $noname C11 100nF {Lib=C}
( 1 +3.3V )
( 2 GND )
)
( /4C4320F3/4C5D7E41 $noname C10 100nF {Lib=C}
( 1 +3.3V )
( 2 GND )
)
( /4C4320F3/4C5D7DCB $noname C12 47nF {Lib=C}
( 1 /Ethernet_Phy/MAG_SHIELD )
( 2 GND )
)
( /4C4320F3/4C5D7DC4 $noname R9 1M {Lib=R}
( 1 /Ethernet_Phy/MAG_SHIELD )
( 2 GND )
)
( /4C4320F3/4C432132 $noname U4 K8001 {Lib=K8001}
( 1 /FPGA_Spartan6/ETH_MDIO )
( 2 /FPGA_Spartan6/ETH_MDC )
( 3 /FPGA_Spartan6/ETH_RXD3 )
( 4 /Ethernet_Phy/ETH_RXD2 )
( 5 /FPGA_Spartan6/ETH_RXD1 )
( 6 /Ethernet_Phy/ETH_RXD0 )
( 7 +3.3V )
( 8 GND )
( 9 /FPGA_Spartan6/ETH_RXDV )
( 10 /Ethernet_Phy/ETH_RXC )
( 11 /Ethernet_Phy/ETH_RXER )
( 12 GND )
( 13 +1.8V )
( 14 /Ethernet_Phy/ETH_TXER )
( 15 /Ethernet_Phy/ETH_TXC )
( 16 /Ethernet_Phy/ETH_TXEN )
( 17 /Ethernet_Phy/ETH_TXD0 )
( 18 /FPGA_Spartan6/ETH_TXD1 )
( 19 /Ethernet_Phy/ETH_TXD2 )
( 20 /Ethernet_Phy/ETH_TXD3 )
( 21 /FPGA_Spartan6/ETH_COL )
( 22 /FPGA_Spartan6/ETH_CRS )
( 23 GND )
( 24 +3.3V )
( 25 /Ethernet_Phy/ETH_INT )
( 26 /Ethernet_Phy/ETH_LED0 )
( 27 /Ethernet_Phy/ETH_LED1 )
( 28 ? )
( 29 ? )
( 30 ? )
( 31 /Ethernet_Phy/ETH_A1.8V )
( 32 /Ethernet_Phy/MAG_RX- )
( 33 /Ethernet_Phy/MAG_RX+ )
( 34 ? )
( 35 GND )
( 36 GND )
( 37 N-000401 )
( 38 /Ethernet_Phy/ETH_A3.3V )
( 39 GND )
( 40 /Ethernet_Phy/MAG_TX- )
( 41 /Ethernet_Phy/MAG_TX+ )
( 42 ? )
( 43 ? )
( 44 GND )
( 45 ? )
( 46 /Ethernet_Phy/ETH_CLK )
( 47 /Ethernet_Phy/ETH_PLL1.8V )
( 48 /FPGA_Spartan6/ETH_RESET_N )
)
( /4C4320F3/4C5D7AFE $noname R3 49.9 {Lib=R}
( 1 +3.3V )
( 2 /Ethernet_Phy/MAG_TX+ )
)
( /4C4320F3/4C5D7AFC $noname R4 49.9 {Lib=R}
( 1 +3.3V )
( 2 /Ethernet_Phy/MAG_TX- )
)
( /4C4320F3/4C5D7AF9 $noname R6 49.9 {Lib=R}
( 1 +3.3V )
( 2 /Ethernet_Phy/MAG_RX- )
)
( /4C4320F3/4C5D7AF7 $noname R5 49.9 {Lib=R}
( 1 +3.3V )
( 2 /Ethernet_Phy/MAG_RX+ )
)
( /4C4320F3/4C5D71DB $noname R8 220 {Lib=R}
( 1 N-000406 )
( 2 /Ethernet_Phy/ETH_LED1 )
)
( /4C4320F3/4C5D719D $noname R7 220 {Lib=R}
( 1 N-000405 )
( 2 /Ethernet_Phy/ETH_LED0 )
)
( /4C4320F3/4C5D6F5A $noname J4 RJ45-48025 {Lib=RJ45-48025}
( 1 /Ethernet_Phy/MAG_TX+ )
( 2 /Ethernet_Phy/MAG_TX- )
( 3 +3.3V )
( 4 GND )
( 5 GND )
( 6 +3.3V )
( 7 /Ethernet_Phy/MAG_RX+ )
( 8 /Ethernet_Phy/MAG_RX- )
( 9 +3.3V )
( 10 N-000405 )
( 11 +3.3V )
( 12 N-000406 )
( 13 /Ethernet_Phy/MAG_SHIELD )
( 14 /Ethernet_Phy/MAG_SHIELD )
)
( /4C421DD3/4C609C8E $noname U3 MT46V32M16TG {Lib=MT46V32M16TG}
( 1 +2.5V )
( 2 /FPGA_Spartan6/M1_DQ0 )
( 3 +2.5V )
( 4 /FPGA_Spartan6/M1_DQ1 )
( 5 /DDR_Banks/M1_DQ2 )
( 6 GND )
( 7 /FPGA_Spartan6/M1_DQ3 )
( 8 /FPGA_Spartan6/M1_DQ4 )
( 9 +2.5V )
( 10 /FPGA_Spartan6/M1_DQ5 )
( 11 /FPGA_Spartan6/M1_DQ6 )
( 12 GND )
( 13 /DDR_Banks/M1_DQ7 )
( 14 ? )
( 15 +2.5V )
( 16 /FPGA_Spartan6/M1_LDQS )
( 17 ? )
( 18 +2.5V )
( 19 ? )
( 20 /FPGA_Spartan6/M1_LDM )
( 21 /FPGA_Spartan6/M1_WE# )
( 22 /FPGA_Spartan6/M1_CAS# )
( 23 /DDR_Banks/M1_RAS# )
( 24 /FPGA_Spartan6/M1_CS# )
( 25 ? )
( 26 /DDR_Banks/M1_BA0 )
( 27 /FPGA_Spartan6/M1_BA1 )
( 28 /FPGA_Spartan6/M1_A10 )
( 29 /FPGA_Spartan6/M1_A0 )
( 30 /FPGA_Spartan6/M1_A1 )
( 31 /FPGA_Spartan6/M1_A2 )
( 32 /FPGA_Spartan6/M1_A3 )
( 33 +2.5V )
( 34 GND )
( 35 /DDR_Banks/M1_A4 )
( 36 /DDR_Banks/M1_A5 )
( 37 /DDR_Banks/M1_A6 )
( 38 /DDR_Banks/M1_A7 )
( 39 /FPGA_Spartan6/M1_A8 )
( 40 /FPGA_Spartan6/M1_A9 )
( 41 /DDR_Banks/M1_A11 )
( 42 /DDR_Banks/M1_A12 )
( 43 ? )
( 44 /DDR_Banks/M1_CLK# )
( 45 /DDR_Banks/M1_CKE )
( 46 /DDR_Banks/M1_CLK )
( 47 /DDR_Banks/M1_UDM )
( 48 GND )
( 49 /DDR_Banks/M1_VREF )
( 50 ? )
( 51 /FPGA_Spartan6/M1_UDQS )
( 52 GND )
( 53 ? )
( 54 /DDR_Banks/M1_DQ8 )
( 55 +2.5V )
( 56 /FPGA_Spartan6/M1_DQ9 )
( 57 /FPGA_Spartan6/M1_DQ10 )
( 58 GND )
( 59 /FPGA_Spartan6/M1_DQ11 )
( 60 /DDR_Banks/M1_DQ12 )
( 61 +2.5V )
( 62 /DDR_Banks/M1_DQ13 )
( 63 /FPGA_Spartan6/M1_DQ14 )
( 64 GND )
( 65 /FPGA_Spartan6/M1_DQ15 )
( 66 GND )
)
( /4C421DD3/4C65D2A9 0402 C70 10nF {Lib=CAP}
( 1 +2.5V )
( 2 GND )
)
( /4C421DD3/4C65D28E 0402 C71 10nF {Lib=CAP}
( 1 +2.5V )
( 2 GND )
)
( /4C421DD3/4C61D1D4 1206 C34 10uF {Lib=CAP}
( 1 +2.5V )
( 2 GND )
)
( /4C421DD3/4C61D151 1206 C33 10uF {Lib=CAP}
( 1 +2.5V )
( 2 GND )
)
( /4C421DD3/4C61CFA5 0402 C28 100nF {Lib=CAP}
( 1 +2.5V )
( 2 GND )
)
( /4C421DD3/4C61CFA4 0402 C29 10nF {Lib=CAP}
( 1 +2.5V )
( 2 GND )
)
( /4C421DD3/4C61CFA3 0402 C31 10nF {Lib=CAP}
( 1 +2.5V )
( 2 GND )
)
( /4C421DD3/4C61CFA2 0402 C30 10nF {Lib=CAP}
( 1 +2.5V )
( 2 GND )
)
( /4C421DD3/4C61CFA1 0402 C32 10nF {Lib=CAP}
( 1 +2.5V )
( 2 GND )
)
( /4C421DD3/4C61CFA0 0603 C27 1uF {Lib=CAP}
( 1 +2.5V )
( 2 GND )
)
( /4C421DD3/4C61CF2F 0603 C21 1uF {Lib=CAP}
( 1 +2.5V )
( 2 GND )
)
( /4C421DD3/4C61CF27 0402 C26 10nF {Lib=CAP}
( 1 +2.5V )
( 2 GND )
)
( /4C421DD3/4C61CF17 0402 C24 10nF {Lib=CAP}
( 1 +2.5V )
( 2 GND )
)
( /4C421DD3/4C61CF16 0402 C25 10nF {Lib=CAP}
( 1 +2.5V )
( 2 GND )
)
( /4C421DD3/4C61CEF7 0402 C23 10nF {Lib=CAP}
( 1 +2.5V )
( 2 GND )
)
( /4C421DD3/4C61CEB9 0402 C22 100nF {Lib=CAP}
( 1 +2.5V )
( 2 GND )
)
( /4C421DD3/4C61CE31 0402 R13 1K_1% {Lib=R}
( 1 +2.5V )
( 2 /DDR_Banks/M1_VREF )
)
( /4C421DD3/4C61CE30 0402 R14 1K_1% {Lib=R}
( 1 /DDR_Banks/M1_VREF )
( 2 GND )
)
( /4C421DD3/4C61CDB5 0402 R12 1K_1% {Lib=R}
( 1 /DDR_Banks/M0_VREF )
( 2 GND )
)
( /4C421DD3/4C61CD4A 0402 R11 1K_1% {Lib=R}
( 1 +2.5V )
( 2 /DDR_Banks/M0_VREF )
)
( /4C421DD3/4C61CCE3 0402 C19 100nF {Lib=CAP}
( 1 +2.5V )
( 2 /DDR_Banks/M1_VREF )
)
( /4C421DD3/4C61CCE2 0402 C20 100nF {Lib=CAP}
( 1 /DDR_Banks/M1_VREF )
( 2 GND )
)
( /4C421DD3/4C61CC96 0402 C18 100nF {Lib=CAP}
( 1 /DDR_Banks/M0_VREF )
( 2 GND )
)
( /4C421DD3/4C61CC73 0402 C17 100nF {Lib=CAP}
( 1 +2.5V )
( 2 /DDR_Banks/M0_VREF )
)
( /4C421DD3/4C609B99 $noname U2 MT46V32M16TG {Lib=MT46V32M16TG}
( 1 +2.5V )
( 2 /FPGA_Spartan6/M0_DQ0 )
( 3 +2.5V )
( 4 /DDR_Banks/M0_DQ1 )
( 5 /FPGA_Spartan6/M0_DQ2 )
( 6 GND )
( 7 /FPGA_Spartan6/M0_DQ3 )
( 8 /FPGA_Spartan6/M0_DQ4 )
( 9 +2.5V )
( 10 /DDR_Banks/M0_DQ5 )
( 11 /FPGA_Spartan6/M0_DQ6 )
( 12 GND )
( 13 /FPGA_Spartan6/M0_DQ7 )
( 14 ? )
( 15 +2.5V )
( 16 /DDR_Banks/M0_LDQS )
( 17 ? )
( 18 +2.5V )
( 19 ? )
( 20 /DDR_Banks/M0_LDM )
( 21 /DDR_Banks/M0_WE# )
( 22 /FPGA_Spartan6/M0_CAS# )
( 23 /DDR_Banks/M0_RAS# )
( 24 GND )
( 25 ? )
( 26 /FPGA_Spartan6/M0_BA0 )
( 27 /DDR_Banks/M0_BA1 )
( 28 /FPGA_Spartan6/M0_A10 )
( 29 /DDR_Banks/M0_A0 )
( 30 /FPGA_Spartan6/M0_A1 )
( 31 /FPGA_Spartan6/M0_A2 )
( 32 /FPGA_Spartan6/M0_A3 )
( 33 +2.5V )
( 34 GND )
( 35 /FPGA_Spartan6/M0_A4 )
( 36 /DDR_Banks/M0_A5 )
( 37 /FPGA_Spartan6/M0_A6 )
( 38 /DDR_Banks/M0_A7 )
( 39 /FPGA_Spartan6/M0_A8 )
( 40 /DDR_Banks/M0_A9 )
( 41 /FPGA_Spartan6/M0_A11 )
( 42 /FPGA_Spartan6/M0_A12 )
( 43 ? )
( 44 /FPGA_Spartan6/M0_CLK# )
( 45 /FPGA_Spartan6/M0_CKE )
( 46 /DDR_Banks/M0_CLK )
( 47 /FPGA_Spartan6/M0_UDM )
( 48 GND )
( 49 /DDR_Banks/M0_VREF )
( 50 ? )
( 51 /FPGA_Spartan6/M0_UDQS )
( 52 GND )
( 53 ? )
( 54 /DDR_Banks/M0_DQ8 )
( 55 +2.5V )
( 56 /FPGA_Spartan6/M0_DQ9 )
( 57 /DDR_Banks/M0_DQ10 )
( 58 GND )
( 59 /FPGA_Spartan6/M0_DQ11 )
( 60 /DDR_Banks/M0_DQ12 )
( 61 +2.5V )
( 62 /FPGA_Spartan6/M0_DQ13 )
( 63 /DDR_Banks/M0_DQ14 )
( 64 GND )
( 65 /DDR_Banks/M0_DQ15 )
( 66 GND )
2010-07-24 14:58:53 +03:00
)
)
*
2010-08-08 20:15:44 +03:00
{ Allowed footprints by component:
2010-08-23 04:30:32 +03:00
$component C82
2010-08-19 16:51:56 +03:00
SM*
C?
C1-1
$endlist
2010-08-23 04:30:32 +03:00
$component C83
2010-08-19 16:51:56 +03:00
SM*
C?
C1-1
$endlist
2010-08-23 04:30:32 +03:00
$component C84
2010-08-19 16:51:56 +03:00
SM*
C?
C1-1
$endlist
2010-08-23 04:30:32 +03:00
$component R27
R?
SM0603
SM0805
R?-*
2010-08-19 16:51:56 +03:00
$endlist
2010-08-23 04:30:32 +03:00
$component R28
R?
SM0603
SM0805
R?-*
2010-08-19 16:51:56 +03:00
$endlist
2010-08-23 04:30:32 +03:00
$component C85
2010-08-19 16:51:56 +03:00
SM*
C?
C1-1
$endlist
2010-08-23 04:30:32 +03:00
$component C81
2010-08-19 16:51:56 +03:00
SM*
C?
C1-1
$endlist
2010-08-23 04:30:32 +03:00
$component R26
R?
SM0603
SM0805
R?-*
2010-08-19 16:51:56 +03:00
$endlist
2010-08-23 04:30:32 +03:00
$component R25
R?
SM0603
SM0805
R?-*
2010-08-14 02:38:38 +03:00
$endlist
2010-08-23 04:30:32 +03:00
$component C80
2010-08-14 02:38:38 +03:00
SM*
C?
C1-1
$endlist
2010-08-23 04:30:32 +03:00
$component C79
2010-08-14 02:38:38 +03:00
SM*
C?
C1-1
$endlist
2010-08-23 04:30:32 +03:00
$component C78
2010-08-08 20:15:44 +03:00
SM*
C?
C1-1
2010-08-09 23:37:18 +03:00
$endlist
2010-08-23 04:30:32 +03:00
$component C75
2010-08-08 20:15:44 +03:00
SM*
C?
C1-1
2010-08-09 23:37:18 +03:00
$endlist
2010-08-23 04:30:32 +03:00
$component C74
2010-08-08 20:15:44 +03:00
SM*
C?
C1-1
2010-08-09 23:37:18 +03:00
$endlist
2010-08-23 04:30:32 +03:00
$component C73
2010-08-08 20:15:44 +03:00
SM*
C?
C1-1
2010-08-09 23:37:18 +03:00
$endlist
2010-08-23 04:30:32 +03:00
$component C72
2010-08-17 00:32:29 +03:00
SM*
C?
C1-1
2010-08-14 01:34:12 +03:00
$endlist
2010-08-23 04:30:32 +03:00
$component C86
2010-08-08 20:15:44 +03:00
SM*
C?
C1-1
2010-08-09 23:37:18 +03:00
$endlist
2010-08-23 04:30:32 +03:00
$component C87
2010-08-08 20:15:44 +03:00
SM*
C?
C1-1
2010-08-09 23:37:18 +03:00
$endlist
2010-08-23 04:30:32 +03:00
$component C88
2010-08-09 23:37:18 +03:00
SM*
C?
C1-1
$endlist
2010-08-23 04:30:32 +03:00
$component C89
2010-08-08 20:15:44 +03:00
SM*
C?
C1-1
2010-08-09 23:37:18 +03:00
$endlist
2010-08-23 04:30:32 +03:00
$component R31
R?
SM0603
SM0805
R?-*
$endlist
2010-08-23 04:30:32 +03:00
$component C35
SM*
C?
C1-1
$endlist
2010-08-23 04:30:32 +03:00
$component C36
2010-08-08 20:15:44 +03:00
SM*
C?
C1-1
2010-08-09 23:37:18 +03:00
$endlist
2010-08-23 04:30:32 +03:00
$component C37
2010-08-08 20:15:44 +03:00
SM*
C?
C1-1
2010-08-09 23:37:18 +03:00
$endlist
2010-08-23 04:30:32 +03:00
$component C38
2010-08-08 20:15:44 +03:00
SM*
C?
C1-1
2010-08-09 23:37:18 +03:00
$endlist
2010-08-23 04:30:32 +03:00
$component R15
R?
SM0603
SM0805
R?-*
2010-08-09 23:37:18 +03:00
$endlist
2010-08-23 04:30:32 +03:00
$component R10
R?
SM0603
SM0805
R?-*
2010-08-08 20:15:44 +03:00
$endlist
2010-08-23 04:30:32 +03:00
$component C16
2010-08-13 17:27:10 +03:00
SM*
C?
C1-1
2010-08-10 06:25:05 +03:00
$endlist
2010-08-23 04:30:32 +03:00
$component C15
2010-08-09 23:37:18 +03:00
SM*
C?
C1-1
$endlist
2010-08-23 04:30:32 +03:00
$component C14
2010-08-09 23:37:18 +03:00
SM*
C?
C1-1
$endlist
2010-08-23 04:30:32 +03:00
$component C13
2010-08-09 23:37:18 +03:00
SM*
C?
C1-1
$endlist
2010-08-23 04:30:32 +03:00
$component R30
R?
SM0603
SM0805
R?-*
2010-08-09 23:37:18 +03:00
$endlist
2010-08-23 04:30:32 +03:00
$component R29
R?
SM0603
SM0805
R?-*
2010-08-09 23:37:18 +03:00
$endlist
2010-08-23 04:30:32 +03:00
$component C77
2010-08-13 17:27:10 +03:00
SM*
C?
C1-1
2010-08-09 23:37:18 +03:00
$endlist
2010-08-23 04:30:32 +03:00
$component C76
2010-08-13 17:27:10 +03:00
SM*
C?
C1-1
2010-08-09 23:37:18 +03:00
$endlist
2010-08-23 04:30:32 +03:00
$component R23
R?
SM0603
SM0805
R?-*
2010-08-09 23:37:18 +03:00
$endlist
2010-08-23 04:30:32 +03:00
$component R22
R?
SM0603
SM0805
R?-*
2010-08-10 05:29:52 +03:00
$endlist
2010-08-23 04:30:32 +03:00
$component R24
R?
SM0603
SM0805
R?-*
2010-08-08 20:15:44 +03:00
$endlist
2010-08-23 04:30:32 +03:00
$component R21
R?
SM0603
SM0805
R?-*
2010-08-11 01:38:37 +03:00
$endlist
2010-08-23 04:30:32 +03:00
$component R19
R?
SM0603
SM0805
R?-*
2010-08-11 01:38:37 +03:00
$endlist
2010-08-23 04:30:32 +03:00
$component R20
R?
SM0603
SM0805
R?-*
2010-08-11 01:38:37 +03:00
$endlist
2010-08-23 04:30:32 +03:00
$component R17
R?
SM0603
SM0805
R?-*
2010-08-11 01:38:37 +03:00
$endlist
2010-08-23 04:30:32 +03:00
$component R18
R?
SM0603
SM0805
R?-*
2010-08-11 01:38:37 +03:00
$endlist
2010-08-23 04:30:32 +03:00
$component R16
R?
SM0603
SM0805
R?-*
2010-08-11 01:38:37 +03:00
$endlist
2010-08-23 04:30:32 +03:00
$component C66
2010-08-11 01:38:37 +03:00
SM*
C?
C1-1
$endlist
2010-08-23 04:30:32 +03:00
$component C63
2010-08-11 01:38:37 +03:00
SM*
C?
C1-1
$endlist
2010-08-23 04:30:32 +03:00
$component C60
2010-08-11 01:38:37 +03:00
SM*
C?
C1-1
$endlist
2010-08-23 04:30:32 +03:00
$component C57
2010-08-11 01:38:37 +03:00
SM*
C?
C1-1
$endlist
2010-08-23 04:30:32 +03:00
$component C54
2010-08-11 01:38:37 +03:00
SM*
C?
C1-1
$endlist
2010-08-23 04:30:32 +03:00
$component C69
2010-08-11 01:38:37 +03:00
SM*
C?
C1-1
$endlist
2010-08-23 04:30:32 +03:00
$component C67
2010-08-11 01:38:37 +03:00
SM*
C?
C1-1
$endlist
2010-08-23 04:30:32 +03:00
$component C64
2010-08-11 01:38:37 +03:00
SM*
C?
C1-1
$endlist
2010-08-23 04:30:32 +03:00
$component C61
2010-08-13 19:24:39 +03:00
SM*
C?
C1-1
$endlist
2010-08-23 04:30:32 +03:00
$component C58
2010-08-13 19:24:39 +03:00
SM*
C?
C1-1
$endlist
2010-08-23 03:06:02 +03:00
$component C55
2010-08-13 19:24:39 +03:00
SM*
C?
C1-1
$endlist
2010-08-23 04:30:32 +03:00
$component C68
2010-08-13 19:24:39 +03:00
SM*
C?
C1-1
$endlist
2010-08-23 04:30:32 +03:00
$component C65
2010-08-13 19:24:39 +03:00
SM*
C?
C1-1
$endlist
2010-08-23 04:30:32 +03:00
$component C62
2010-08-13 19:24:39 +03:00
SM*
C?
C1-1
$endlist
2010-08-23 04:30:32 +03:00
$component C59
2010-08-13 19:24:39 +03:00
SM*
C?
C1-1
$endlist
2010-08-23 04:30:32 +03:00
$component C56
2010-08-13 19:24:39 +03:00
SM*
C?
C1-1
$endlist
2010-08-23 04:30:32 +03:00
$component C50
2010-08-13 19:24:39 +03:00
SM*
C?
C1-1
$endlist
2010-08-23 04:30:32 +03:00
$component C47
2010-08-14 15:42:37 +03:00
SM*
C?
C1-1
2010-08-14 01:34:12 +03:00
$endlist
2010-08-23 04:30:32 +03:00
$component C44
2010-08-17 00:32:29 +03:00
SM*
C?
C1-1
2010-08-14 16:23:56 +03:00
$endlist
2010-08-23 04:30:32 +03:00
$component C41
2010-08-17 00:32:29 +03:00
SM*
C?
C1-1
2010-08-14 16:23:56 +03:00
$endlist
2010-08-23 04:30:32 +03:00
$component C53
2010-08-23 03:06:02 +03:00
SM*
C?
C1-1
2010-08-17 03:06:33 +03:00
$endlist
2010-08-23 04:30:32 +03:00
$component C51
2010-08-23 03:06:02 +03:00
SM*
C?
C1-1
2010-08-17 03:06:33 +03:00
$endlist
2010-08-23 04:30:32 +03:00
$component C49
2010-08-23 03:06:02 +03:00
SM*
C?
C1-1
2010-08-17 03:06:33 +03:00
$endlist
2010-08-23 04:30:32 +03:00
$component C46
2010-08-23 03:06:02 +03:00
SM*
C?
C1-1
2010-08-17 03:06:33 +03:00
$endlist
2010-08-23 04:30:32 +03:00
$component C52
2010-08-14 02:20:50 +03:00
SM*
C?
C1-1
$endlist
2010-08-23 04:30:32 +03:00
$component C43
2010-08-14 02:20:50 +03:00
SM*
C?
C1-1
$endlist
2010-08-23 04:30:32 +03:00
$component C40
2010-08-13 19:24:39 +03:00
SM*
C?
C1-1
$endlist
2010-08-23 04:30:32 +03:00
$component C48
2010-08-13 19:24:39 +03:00
SM*
C?
C1-1
$endlist
2010-08-23 04:30:32 +03:00
$component C45
2010-08-13 19:24:39 +03:00
SM*
C?
C1-1
$endlist
2010-08-23 04:30:32 +03:00
$component C42
2010-08-13 19:24:39 +03:00
SM*
C?
C1-1
$endlist
2010-08-23 04:30:32 +03:00
$component C39
2010-08-13 19:24:39 +03:00
SM*
C?
C1-1
$endlist
2010-08-23 04:30:32 +03:00
$component C9
2010-08-13 19:24:39 +03:00
SM*
C?
C1-1
$endlist
2010-08-23 04:30:32 +03:00
$component C6
2010-08-13 19:24:39 +03:00
SM*
C?
C1-1
$endlist
2010-08-23 04:30:32 +03:00
$component C4
2010-08-13 19:24:39 +03:00
SM*
C?
C1-1
$endlist
2010-08-23 04:30:32 +03:00
$component C2
2010-08-13 19:24:39 +03:00
SM*
C?
C1-1
$endlist
2010-08-23 04:30:32 +03:00
$component C8
2010-08-13 19:24:39 +03:00
SM*
C?
C1-1
$endlist
2010-08-23 04:30:32 +03:00
$component C7
2010-08-13 19:24:39 +03:00
SM*
C?
C1-1
$endlist
2010-08-23 04:30:32 +03:00
$component C5
2010-08-13 19:24:39 +03:00
SM*
C?
C1-1
$endlist
2010-08-23 04:30:32 +03:00
$component C3
2010-08-13 19:24:39 +03:00
SM*
C?
C1-1
$endlist
2010-08-23 04:30:32 +03:00
$component C1
2010-08-13 19:24:39 +03:00
SM*
C?
C1-1
$endlist
2010-08-23 03:06:02 +03:00
$component R1
R?
SM0603
SM0805
R?-*
$endlist
$component R2
R?
SM0603
SM0805
R?-*
$endlist
2010-08-23 04:30:32 +03:00
$component C11
SM*
C?
C1-1
$endlist
$component C10
SM*
C?
C1-1
$endlist
$component C12
SM*
C?
C1-1
$endlist
$component R9
2010-08-23 03:06:02 +03:00
R?
SM0603
SM0805
R?-*
$endlist
2010-08-23 04:30:32 +03:00
$component R3
2010-08-23 03:06:02 +03:00
R?
SM0603
SM0805
R?-*
$endlist
2010-08-23 04:30:32 +03:00
$component R4
2010-08-23 03:06:02 +03:00
R?
SM0603
SM0805
R?-*
$endlist
$component R6
R?
SM0603
SM0805
R?-*
$endlist
2010-08-23 04:30:32 +03:00
$component R5
2010-08-23 03:06:02 +03:00
R?
SM0603
SM0805
R?-*
$endlist
$component R8
R?
SM0603
SM0805
R?-*
$endlist
2010-08-23 04:30:32 +03:00
$component R7
2010-08-23 03:06:02 +03:00
R?
SM0603
SM0805
R?-*
$endlist
2010-08-23 04:30:32 +03:00
$component C70
SM*
C?
C1-1
2010-08-23 03:06:02 +03:00
$endlist
2010-08-23 04:30:32 +03:00
$component C71
SM*
C?
C1-1
2010-08-23 03:06:02 +03:00
$endlist
2010-08-23 04:30:32 +03:00
$component C34
SM*
C?
C1-1
2010-08-23 03:06:02 +03:00
$endlist
2010-08-23 04:30:32 +03:00
$component C33
SM*
C?
C1-1
2010-08-17 00:32:29 +03:00
$endlist
2010-08-23 04:30:32 +03:00
$component C28
SM*
C?
C1-1
2010-08-17 00:32:29 +03:00
$endlist
2010-08-23 04:30:32 +03:00
$component C29
SM*
C?
C1-1
2010-08-11 01:38:37 +03:00
$endlist
2010-08-23 04:30:32 +03:00
$component C31
SM*
C?
C1-1
2010-08-11 01:38:37 +03:00
$endlist
2010-08-23 04:30:32 +03:00
$component C30
SM*
C?
C1-1
2010-08-11 01:38:37 +03:00
$endlist
2010-08-23 04:30:32 +03:00
$component C32
SM*
C?
C1-1
2010-08-11 01:38:37 +03:00
$endlist
2010-08-23 04:30:32 +03:00
$component C27
SM*
C?
C1-1
2010-08-11 01:38:37 +03:00
$endlist
2010-08-23 04:30:32 +03:00
$component C21
SM*
C?
C1-1
2010-08-23 03:06:02 +03:00
$endlist
2010-08-23 04:30:32 +03:00
$component C26
SM*
C?
C1-1
2010-08-23 03:06:02 +03:00
$endlist
2010-08-23 04:30:32 +03:00
$component C24
SM*
C?
C1-1
2010-08-23 03:06:02 +03:00
$endlist
2010-08-23 04:30:32 +03:00
$component C25
SM*
C?
C1-1
2010-08-23 03:06:02 +03:00
$endlist
2010-08-23 04:30:32 +03:00
$component C23
SM*
C?
C1-1
2010-08-23 03:06:02 +03:00
$endlist
2010-08-23 04:30:32 +03:00
$component C22
SM*
C?
C1-1
2010-08-23 03:06:02 +03:00
$endlist
2010-08-23 04:30:32 +03:00
$component R13
2010-08-23 03:06:02 +03:00
R?
SM0603
SM0805
R?-*
$endlist
2010-08-23 04:30:32 +03:00
$component R14
2010-08-23 03:06:02 +03:00
R?
SM0603
SM0805
R?-*
$endlist
2010-08-23 04:30:32 +03:00
$component R12
2010-08-23 03:06:02 +03:00
R?
SM0603
SM0805
R?-*
$endlist
2010-08-23 04:30:32 +03:00
$component R11
2010-08-23 03:06:02 +03:00
R?
SM0603
SM0805
R?-*
$endlist
2010-08-23 04:30:32 +03:00
$component C19
SM*
C?
C1-1
$endlist
$component C20
SM*
C?
C1-1
$endlist
$component C18
SM*
C?
C1-1
$endlist
$component C17
SM*
C?
C1-1
2010-08-11 01:38:37 +03:00
$endlist
2010-08-08 20:15:44 +03:00
$endfootprintlist
2010-07-24 14:58:53 +03:00
}
2010-08-23 04:30:32 +03:00
{ Pin List by Nets
Net 1 "/FPGA Spartan6/PROG_CSO" "PROG_CSO"
U1 T5
U8 1
Net 2 "/FPGA Spartan6/PROG_CCLK" "PROG_CCLK"
U1 AA21
U8 6
Net 3 "/Non volatile memories/NF_RNB" "NF_RNB"
U1 A15
U5 7
U5 6
Net 4 "/Non volatile memories/NF_RE_N" "NF_RE_N"
U1 C15
U5 8
Net 5 "/Non volatile memories/NF_CS1_N" "NF_CS1_N"
U1 D15
U5 9
Net 6 "/Non volatile memories/NF_ALE" "NF_ALE"
U1 A14
U5 17
Net 7 "/Non volatile memories/NF_WE_N" "NF_WE_N"
U1 C14
U5 18
Net 8 "/FPGA Spartan6/ETH_COL" "ETH_COL"
U4 21
U1 A9
Net 9 "/Ethernet Phy/ETH_TXC" "ETH_TXC"
U4 15
U1 C8
Net 10 "/Ethernet Phy/ETH_RXC" "ETH_RXC"
U4 10
U1 A7
Net 11 "/USB/USBA_SPD" "USBA_SPD"
U6 1
U1 C19
Net 12 "/FPGA Spartan6/USBA_OE_N" "USBA_OE_N"
U1 B20
U6 9
Net 13 "/USB/USBA_RCV" "USBA_RCV"
U6 2
U1 G16
Net 14 "/USB/USBA_VP" "USBA_VP"
U1 G17
U6 3
Net 15 "/USB/USBA_VM" "USBA_VM"
U6 4
U1 F16
Net 16 "/FPGA Spartan6/ETH_CRS" "ETH_CRS"
U1 B10
U4 22
Net 17 "/FPGA Spartan6/SD_CLK" "SD_CLK"
J1 5
U1 E16
Net 18 "/FPGA Spartan6/ETH_MDC" "ETH_MDC"
U1 D7
U4 2
Net 19 "/FPGA Spartan6/ETH_MDIO" "ETH_MDIO"
U4 1
R1 1
U1 D6
Net 20 "/FPGA Spartan6/ETH_RESET_N" "ETH_RESET_N"
U4 48
U1 C7
Net 21 "/FPGA Spartan6/ETH_RXDV" "ETH_RXDV"
U1 A6
U4 9
Net 22 "/Ethernet Phy/ETH_RXER" "ETH_RXER"
U1 B8
U4 11
Net 23 "/Ethernet Phy/ETH_TXEN" "ETH_TXEN"
U1 D9
U4 16
Net 24 "/FPGA Spartan6/M1_CS#" "M1_CS#"
U3 24
R20 2
Net 25 "/DDR Banks/M1_UDM" "M1_UDM"
U3 47
R18 2
Net 26 "/FPGA Spartan6/M1_LDQS" "M1_LDQS"
U3 16
RP3 8
Net 27 "/FPGA Spartan6/M1_LDM" "M1_LDM"
RP3 7
U3 20
Net 28 "/FPGA Spartan6/M1_UDQS" "M1_UDQS"
U3 51
R19 2
Net 29 "/FPGA Spartan6/M0_UDQS" "M0_UDQS"
R22 2
U2 51
Net 30 "/DDR Banks/M0_LDM" "M0_LDM"
RP16 7
U2 20
Net 31 "/FPGA Spartan6/M1_CAS#" "M1_CAS#"
U3 22
RP3 5
Net 32 "/DDR Banks/M1_CKE" "M1_CKE"
R17 2
U3 45
Net 33 "/DDR Banks/M1_CLK" "M1_CLK"
U1 H20
U3 46
R16 2
Net 34 "/DDR Banks/M1_CLK#" "M1_CLK#"
U1 J19
U3 44
R16 1
Net 35 "GND" "GND"
C63 2
C60 2
U2 34
U3 58
C21 2
C34 2
C26 2
C71 2
C70 2
C66 2
C24 2
C25 2
C27 2
C23 2
U1 R5
U1 E7
U1 H7
U1 U7
U1 W7
U1 L13
U1 N13
U1 K14
U1 M14
U1 P14
U1 V14
U1 J2
U2 58
U2 48
U1 N2
U1 U2
U1 D4
U1 V4
U1 B5
U1 G5
U1 L5
L11 2
U1 W16
U1 B17
U1 N17
U1 L11
U1 N11
U1 E21
U1 J21
U1 N21
U1 U21
U1 AB1
C32 2
U1 K12
C30 2
U1 M12
C31 2
U1 P12
C29 2
U1 A22
C28 2
U1 B13
U1 J13
C33 2
U1 E15
C9 2
C6 2
C4 2
C2 2
U1 J15
C8 2
C7 2
U1 N15
U1 AA5
U5 13
J4 4
J4 5
U4 39
U5 36
R2 2
C11 2
U4 44
U4 35
C74 2
C75 1
U4 36
U4 12
U4 23
C10 2
C12 2
R9 2
C72 2
C73 2
U4 8
C5 2
C3 2
C1 2
U8 4
U2 64
C18 2
C49 2
C20 2
C46 2
C52 2
C43 2
C40 2
R12 2
C48 2
C45 2
R14 2
C42 2
C39 2
C22 2
U2 24
C57 2
C54 2
C69 2
C67 2
U2 52
U2 12
C64 2
C61 2
C58 2
U2 66
J1 CASE
J1 CASE
J1 CASE
J1 COM
J1 6
U2 6
C55 2
C68 2
C65 2
C62 2
C59 2
C56 2
C50 2
C47 2
C44 2
C41 2
C53 2
C51 2
C13 2
C14 2
U7 7
U6 6
U6 7
R10 2
L5 2
C15 2
V2 2
V1 2
C16 2
U3 64
U13 6
U3 34
U13 7
U3 52
U7 6
U3 12
C81 2
U9 8
U9 PAD
U11 2
U10 2
U10 5
U10 PAD
C80 2
R25 2
C78 2
U12 2
R27 2
C85 2
C82 2
C84 2
U1 P10
U1 AB22
U1 AA13
L7 2
U1 AA17
U1 L18
U1 R18
U1 E11
C38 2
U1 W19
U1 AA9
R15 2
U1 A1
U1 V10
U1 B9
C77 2
C76 2
C35 2
C86 2
C36 2
V3 2
V4 2
C37 2
U1 M10
C87 2
U1 K10
U1 N9
U1 L9
U1 J9
R31 2
U3 48
C88 2
V6 2
U3 66
V5 2
C89 2
U1 J11
U1 D18
U1 G18
U1 E2
U3 6
Net 36 "/FPGA Spartan6/M0_CLK#" "M0_CLK#"
U1 H3
U2 44
R21 2
Net 37 "/DDR Banks/M0_CLK" "M0_CLK"
U1 H4
R21 1
U2 46
Net 38 "/FPGA Spartan6/M0_CKE" "M0_CKE"
U2 45
R24 2
Net 39 "/FPGA Spartan6/M0_CAS#" "M0_CAS#"
RP16 5
U2 22
Net 40 "/FPGA Spartan6/M1_WE#" "M1_WE#"
RP3 6
U3 21
Net 41 "/DDR Banks/M1_RAS#" "M1_RAS#"
U3 23
RP2 8
Net 42 "/DDR Banks/M0_RAS#" "M0_RAS#"
U2 23
RP15 8
Net 43 "/DDR Banks/M0_WE#" "M0_WE#"
U2 21
RP16 6
Net 44 "/Ethernet Phy/ETH_INT" "ETH_INT"
U4 25
U1 A10
Net 45 "/Ethernet Phy/ETH_CLK" "ETH_CLK"
U1 A4
U4 46
Net 46 "/Ethernet Phy/ETH_TXER" "ETH_TXER"
U1 D8
U4 14
Net 47 "/DDR Banks/M0_LDQS" "M0_LDQS"
RP16 8
U2 16
Net 48 "/FPGA Spartan6/M0_UDM" "M0_UDM"
U2 47
R23 2
Net 49 "/Non volatile memories/NF_CLE" "NF_CLE"
U1 B14
U5 16
Net 50 "/FPGA Spartan6/SD_CMD" "SD_CMD"
U1 D17
J1 3
Net 51 "/DBG_PRG/FPGA_TCK" "FPGA_TCK"
U1 G15
J6 1
Net 52 "/DBG_PRG/FPGA_TMS" "FPGA_TMS"
J6 3
U1 C18
Net 53 "/DBG_PRG/FPGA_TDI" "FPGA_TDI"
J6 7
U1 E18
Net 54 "/DBG_PRG/FPGA_TDO" "FPGA_TDO"
U1 A19
J6 5
Net 59 "+2.5V" "+2.5V"
C70 1
U3 15
C60 1
U1 R2
C63 1
U1 C21
U1 J5
U1 N5
U1 U5
U1 F6
U1 L7
C66 1
U3 1
U1 W2
U3 55
U3 18
C34 1
U13 15
U1 F4
C71 1
U3 33
U1 C2
U1 G2
U1 L2
U2 1
C68 1
U2 3
U2 9
R13 1
R11 1
C49 1
C51 1
C53 1
C56 1
C59 1
C62 1
C17 1
C65 1
U2 18
U2 61
U2 33
C54 1
C57 1
C40 1
C19 1
C43 1
C52 1
C46 1
U2 15
U2 55
U1 H15
U1 K15
U1 M15
U1 D16
U1 U11
C27 1
U1 G12
U1 L16
C28 1
C29 1
U1 R12
C31 1
C37 1
C30 1
C32 1
U1 N8
U1 L8
U1 H9
C77 1
U1 R10
U1 V6
U1 R6
C88 1
U1 F11
C23 1
C25 1
C24 1
C26 1
C21 1
U3 61
U1 J18
U1 N18
U1 U18
U1 E19
U1 G21
U1 L21
U1 R21
U3 9
C22 1
C33 1
U3 3
U1 W21
U7 15
C15 1
U6 15
Net 62 "/DDR Banks/M0_VREF" "M0_VREF"
C18 1
R11 2
R12 1
U2 49
C17 2
Net 63 "/DDR Banks/M1_VREF" "M1_VREF"
C19 2
R14 1
R13 2
C20 1
U3 49
Net 102 "+3.3V" "+3.3V"
U1 E13
R5 1
U1 B11
U1 G10
U1 B4
U1 B7
C75 2
R30 1
U1 B19
U5 12
C80 1
U1 E17
R29 1
C79 1
U1 G14
U1 B15
U1 Y20
R6 1
R4 1
R26 1
C3 1
U4 7
L2 1
C5 1
L8 1
C35 1
C36 1
C11 1
R1 2
C81 1
C86 1
C1 1
C87 1
U4 24
C74 1
C73 1
C72 1
C10 1
J4 11
J4 9
J4 6
U6 14
U6 12
U7 14
U7 12
C14 1
C50 1
C47 1
C44 1
C41 1
J1 4
U5 19
U5 37
U13 14
U13 12
C13 1
R3 1
U1 E9
J4 3
Net 103 "VCCO2" "VCCO2"
U8 8
C61 1
U1 AA11
C64 1
C58 1
C67 1
C69 1
C55 1
U1 AA15
U1 V16
U1 AA19
U1 AA7
U1 T13
U1 V12
U1 AA3
U1 V8
U1 T9
U1 W5
Net 105 "/FPGA Spartan6/R_M1_CAS#" "R_M1_CAS#"
RP3 4
U1 H22
Net 106 "/FPGA Spartan6/R_M1_WE#" "R_M1_WE#"
U1 H19
RP3 3
Net 107 "/FPGA Spartan6/R_M1_LDM" "R_M1_LDM"
RP3 2
U1 L19
Net 108 "/FPGA Spartan6/R_M1_LDQS" "R_M1_LDQS"
RP3 1
U1 L20
Net 109 "/FPGA Spartan6/R_M1_BA1" "R_M1_BA1"
U1 K17
RP2 3
Net 110 "/FPGA Spartan6/R_M1_BA0" "R_M1_BA0"
RP2 2
U1 J17
Net 111 "/FPGA Spartan6/R_M1_RAS#" "R_M1_RAS#"
U1 H21
RP2 1
Net 120 "/FPGA Spartan6/R_M0_A3" "R_M0_A3"
RP14 4
U1 K6
Net 122 "/FPGA Spartan6/R_M0_A7" "R_M0_A7"
U1 H6
RP17 1
Net 127 "/FPGA Spartan6/R_M0_A2" "R_M0_A2"
RP14 3
U1 H5
Net 136 "/FPGA Spartan6/R_M1_A0" "R_M1_A0"
U1 F21
RP1 1
Net 137 "/FPGA Spartan6/R_M1_CKE" "R_M1_CKE"
R17 1
U1 D21
Net 142 "/FPGA Spartan6/R_M1_DQ12" "R_M1_DQ12"
RP8 5
U1 U20
Net 144 "/FPGA Spartan6/R_M1_DQ10" "R_M1_DQ10"
RP9 7
U1 R20
Net 146 "/FPGA Spartan6/R_M1_DQ0" "R_M1_DQ0"
U1 N20
RP5 1
Net 147 "/FPGA Spartan6/R_M1_A5" "R_M1_A5"
RP6 6
U1 K20
Net 148 "/FPGA Spartan6/R_M1_DQ4" "R_M1_DQ4"
U1 J20
RP4 1
Net 149 "/FPGA Spartan6/R_M1_A3" "R_M1_A3"
U1 G20
RP1 4
Net 151 "/FPGA Spartan6/R_M1_A7" "R_M1_A7"
RP6 8
U1 E20
Net 153 "/FPGA Spartan6/R_M1_A8" "R_M1_A8"
U1 C20
RP7 5
Net 162 "/FPGA Spartan6/R_M0_DQ8" "R_M0_DQ8"
U1 P2
RP11 1
Net 163 "/FPGA Spartan6/R_M0_DQ2" "R_M0_DQ2"
RP13 3
U1 M2
Net 164 "/FPGA Spartan6/R_M0_DQ6" "R_M0_DQ6"
U1 K2
RP12 3
Net 165 "/FPGA Spartan6/R_M0_A0" "R_M0_A0"
U1 H2
RP14 1
Net 170 "/FPGA Spartan6/R_M0_DQ15" "R_M0_DQ15"
RP10 4
U1 V1
Net 171 "/FPGA Spartan6/R_M0_DQ13" "R_M0_DQ13"
RP10 2
U1 U1
Net 173 "/FPGA Spartan6/R_M0_DQ11" "R_M0_DQ11"
U1 R1
RP11 4
Net 174 "/FPGA Spartan6/R_M0_DQ9" "R_M0_DQ9"
RP11 2
U1 P1
Net 175 "/FPGA Spartan6/R_M0_DQ1" "R_M0_DQ1"
RP13 2
U1 N1
Net 176 "/FPGA Spartan6/R_M0_DQ3" "R_M0_DQ3"
U1 M1
RP13 4
Net 178 "/FPGA Spartan6/R_M0_DQ7" "R_M0_DQ7"
U1 K1
RP12 4
Net 179 "/FPGA Spartan6/R_M0_DQ5" "R_M0_DQ5"
RP12 2
U1 J1
Net 180 "/FPGA Spartan6/R_M0_A1" "R_M0_A1"
U1 H1
RP14 2
Net 181 "/FPGA Spartan6/R_M0_BA1" "R_M0_BA1"
U1 G1
RP15 3
Net 183 "/FPGA Spartan6/R_M0_A9" "R_M0_A9"
U1 E1
RP18 3
Net 184 "/FPGA Spartan6/R_M0_A12" "R_M0_A12"
U1 D1
RP18 1
Net 185 "/FPGA Spartan6/R_M0_A11" "R_M0_A11"
U1 C1
RP18 2
Net 188 "/FPGA Spartan6/R_M0_A6" "R_M0_A6"
U1 J4
RP17 2
Net 189 "/FPGA Spartan6/R_M0_A10" "R_M0_A10"
U1 G4
RP15 4
Net 194 "/FPGA Spartan6/R_M0_DQ12" "R_M0_DQ12"
U1 U3
RP10 1
Net 196 "/FPGA Spartan6/R_M0_DQ10" "R_M0_DQ10"
U1 R3
RP11 3
Net 198 "/FPGA Spartan6/R_M0_DQ0" "R_M0_DQ0"
U1 N3
RP13 1
Net 199 "/FPGA Spartan6/R_M0_LDQS" "R_M0_LDQS"
RP16 1
U1 L3
Net 200 "/FPGA Spartan6/R_M0_A5" "R_M0_A5"
RP17 3
U1 K3
Net 201 "/FPGA Spartan6/R_M0_DQ4" "R_M0_DQ4"
RP12 1
U1 J3
Net 202 "/FPGA Spartan6/R_M0_BA0" "R_M0_BA0"
U1 G3
RP15 2
Net 203 "/FPGA Spartan6/R_M0_A4" "R_M0_A4"
U1 F3
RP17 4
Net 204 "/FPGA Spartan6/R_M0_A8" "R_M0_A8"
U1 E3
RP18 4
Net 209 "/FPGA Spartan6/R_M0_DQ14" "R_M0_DQ14"
RP10 3
U1 V2
Net 210 "/FPGA Spartan6/R_M0_UDQS" "R_M0_UDQS"
U1 T2
R22 1
Net 224 "/FPGA Spartan6/R_M1_DQ15" "R_M1_DQ15"
RP8 8
U1 V22
Net 225 "/FPGA Spartan6/R_M1_DQ13" "R_M1_DQ13"
U1 U22
RP8 6
Net 227 "/FPGA Spartan6/R_M1_DQ11" "R_M1_DQ11"
U1 R22
RP9 8
Net 228 "/FPGA Spartan6/R_M1_DQ9" "R_M1_DQ9"
RP9 6
U1 P22
Net 229 "/FPGA Spartan6/R_M1_DQ1" "R_M1_DQ1"
RP5 2
U1 N22
Net 230 "/FPGA Spartan6/R_M1_DQ3" "R_M1_DQ3"
RP5 4
U1 M22
Net 232 "/FPGA Spartan6/R_M1_DQ7" "R_M1_DQ7"
RP4 4
U1 K22
Net 233 "/FPGA Spartan6/R_M1_DQ5" "R_M1_DQ5"
U1 J22
RP4 2
Net 235 "/FPGA Spartan6/R_M1_A1" "R_M1_A1"
RP1 2
U1 F22
Net 236 "/FPGA Spartan6/R_M1_A2" "R_M1_A2"
RP1 3
U1 E22
Net 237 "/FPGA Spartan6/R_M1_A12" "R_M1_A12"
U1 D22
RP7 8
Net 238 "/FPGA Spartan6/R_M1_A9" "R_M1_A9"
RP7 6
U1 C22
Net 240 "/FPGA Spartan6/R_M1_DQ14" "R_M1_DQ14"
RP8 7
U1 V21
Net 241 "/FPGA Spartan6/R_M1_DQ8" "R_M1_DQ8"
RP9 5
U1 P21
Net 242 "/FPGA Spartan6/R_M1_DQ2" "R_M1_DQ2"
U1 M21
RP5 3
Net 243 "/FPGA Spartan6/R_M1_DQ6" "R_M1_DQ6"
U1 K21
RP4 3
Net 244 "/FPGA Spartan6/R_M1_A6" "R_M1_A6"
RP6 7
U1 K19
Net 245 "/FPGA Spartan6/R_M1_A10" "R_M1_A10"
RP2 4
U1 G19
Net 246 "/FPGA Spartan6/R_M1_A11" "R_M1_A11"
U1 F19
RP7 7
Net 262 "/FPGA Spartan6/R_M1_CS#" "R_M1_CS#"
R20 1
U1 H16
Net 267 "" ""
R30 2
U1 Y22
Net 278 "+1.2V" "+1.2V"
C83 1
C76 1
C84 1
R28 1
L9 1
C85 1
C42 1
C45 1
C48 1
U1 M9
U1 P9
U1 J10
U1 N12
U1 L12
U1 L10
U1 N10
U1 J8
U1 K11
U1 K13
U1 M13
U1 P13
U1 J14
U1 L14
U1 N14
U1 R14
U1 M11
U1 P11
U1 J12
U1 K9
C39 1
Net 384 "/FPGA Spartan6/R_M0_CAS#" "R_M0_CAS#"
RP16 4
U1 K4
Net 385 "/FPGA Spartan6/R_M0_WE#" "R_M0_WE#"
RP16 3
U1 F2
Net 386 "/FPGA Spartan6/R_M0_RAS#" "R_M0_RAS#"
RP15 1
U1 K5
Net 387 "/FPGA Spartan6/R_M0_CKE" "R_M0_CKE"
R24 1
U1 D2
Net 388 "/FPGA Spartan6/R_M0_UDM" "R_M0_UDM"
R23 1
U1 M3
Net 389 "/FPGA Spartan6/R_M0_LDM" "R_M0_LDM"
RP16 2
U1 L4
Net 390 "" ""
U1 AA1
R29 2
Net 391 "/FPGA Spartan6/R_M1_UDQS" "R_M1_UDQS"
R19 1
U1 T21
Net 392 "/FPGA Spartan6/R_M1_UDM" "R_M1_UDM"
U1 M20
R18 1
Net 395 "/Ethernet Phy/ETH_A1.8V" "ETH_A1.8V"
U4 31
L1 2
C6 1
L3 1
Net 398 "/Ethernet Phy/ETH_LED1" "ETH_LED1"
U4 27
R8 2
Net 401 "" ""
U4 37
R2 1
Net 403 "/Ethernet Phy/MAG_SHIELD" "MAG_SHIELD"
J4 14
R9 1
C12 1
J4 13
Net 404 "/Ethernet Phy/ETH_LED0" "ETH_LED0"
U4 26
R7 2
Net 405 "" ""
R7 1
J4 10
Net 406 "" ""
R8 1
J4 12
Net 407 "/Ethernet Phy/ETH_A3.3V" "ETH_A3.3V"
L2 2
U4 38
C8 1
C7 1
Net 408 "+1.8V" "+1.8V"
C2 1
C4 1
L1 1
U4 13
Net 409 "/Ethernet Phy/MAG_TX-" "MAG_TX-"
R4 2
J4 2
U4 40
Net 410 "/Ethernet Phy/MAG_RX-" "MAG_RX-"
J4 8
U4 32
R6 2
Net 411 "/Ethernet Phy/ETH_PLL1.8V" "ETH_PLL1.8V"
L3 2
U4 47
C9 1
Net 412 "/Ethernet Phy/MAG_RX+" "MAG_RX+"
U4 33
J4 7
R5 2
Net 413 "/Ethernet Phy/MAG_TX+" "MAG_TX+"
R3 2
U4 41
J4 1
Net 415 "" ""
L10 1
F2 1
Net 416 "+5V" "+5V"
F2 2
F1 2
Net 417 "" ""
U13 11
V5 1
V5 1
Net 422 "" ""
U7 10
V4 1
V4 1
Net 427 "" ""
V3 1
V3 1
U7 11
Net 428 "" ""
U6 10
V2 1
J5 2
V2 1
Net 429 "" ""
V1 1
J5 3
V1 1
U6 11
Net 430 "" ""
J5 1
L4 2
Net 431 "" ""
L5 1
J5 4
Net 432 "" ""
L4 1
F1 1
Net 433 "" ""
J5 S4
C16 1
J5 S3
J5 S2
J5 S1
R10 1
Net 435 "" ""
C38 1
R15 1
Net 440 "" ""
V6 1
V6 1
U13 10
Net 441 "" ""
R31 1
C89 1
Net 442 "" ""
C82 1
U12 1
U12 4
Net 443 "" ""
U12 5
R27 1
R28 2
C83 2
Net 444 "" ""
U11 4
U11 1
C78 1
Net 445 "" ""
C79 2
R25 1
R26 2
U11 5
Net 455 "" ""
L8 2
U11 3
Net 474 "" ""
U12 3
L9 2
Net 487 "/FPGA Spartan6/PROG_MISO3" "PROG_MISO3"
U8 7
U1 U13
Net 488 "/FPGA Spartan6/PROG_MISO2" "PROG_MISO2"
U1 U14
U8 3
Net 489 "/FPGA Spartan6/PROG_MISO1" "PROG_MISO1"
U1 AA20
U8 2
Net 490 "/FPGA Spartan6/PROG_MISO0" "PROG_MISO0"
U8 5
U1 AB20
Net 491 "/FPGA Spartan6/NF_D7" "NF_D7"
U5 44
U1 D11
Net 492 "/Non volatile memories/NF_D6" "NF_D6"
U1 A11
U5 43
Net 493 "/FPGA Spartan6/NF_D5" "NF_D5"
U5 42
U1 C11
Net 494 "/FPGA Spartan6/NF_D4" "NF_D4"
U1 A12
U5 41
Net 495 "/FPGA Spartan6/NF_D3" "NF_D3"
U1 B12
U5 32
Net 496 "/Non volatile memories/NF_D2" "NF_D2"
U1 A13
U5 31
Net 497 "/FPGA Spartan6/NF_D1" "NF_D1"
U5 30
U1 D14
Net 498 "/Non volatile memories/NF_D0" "NF_D0"
U5 29
U1 C12
Net 499 "/Ethernet Phy/ETH_TXD3" "ETH_TXD3"
U1 A8
U4 20
Net 500 "/Ethernet Phy/ETH_TXD2" "ETH_TXD2"
U4 19
U1 C10
Net 501 "/FPGA Spartan6/ETH_TXD1" "ETH_TXD1"
U1 C9
U4 18
Net 502 "/Ethernet Phy/ETH_TXD0" "ETH_TXD0"
U1 D10
U4 17
Net 503 "/FPGA Spartan6/ETH_RXD3" "ETH_RXD3"
U4 3
U1 C5
Net 504 "/Ethernet Phy/ETH_RXD2" "ETH_RXD2"
U1 C6
U4 4
Net 505 "/FPGA Spartan6/ETH_RXD1" "ETH_RXD1"
U1 A5
U4 5
Net 506 "/Ethernet Phy/ETH_RXD0" "ETH_RXD0"
U1 B6
U4 6
Net 507 "/DDR Banks/M0_BA1" "M0_BA1"
RP15 6
U2 27
Net 508 "/FPGA Spartan6/M0_BA0" "M0_BA0"
RP15 7
U2 26
Net 509 "/FPGA Spartan6/M1_BA1" "M1_BA1"
RP2 6
U3 27
Net 510 "/DDR Banks/M1_BA0" "M1_BA0"
U3 26
RP2 7
Net 511 "/FPGA Spartan6/M1_DQ15" "M1_DQ15"
RP8 1
U3 65
Net 512 "/FPGA Spartan6/M1_DQ14" "M1_DQ14"
U3 63
RP8 2
Net 513 "/DDR Banks/M1_DQ13" "M1_DQ13"
RP8 3
U3 62
Net 514 "/DDR Banks/M1_DQ12" "M1_DQ12"
U3 60
RP8 4
Net 515 "/FPGA Spartan6/M1_DQ11" "M1_DQ11"
RP9 1
U3 59
Net 516 "/FPGA Spartan6/M1_DQ10" "M1_DQ10"
U3 57
RP9 2
Net 517 "/FPGA Spartan6/M1_DQ9" "M1_DQ9"
RP9 3
U3 56
Net 518 "/DDR Banks/M1_DQ8" "M1_DQ8"
U3 54
RP9 4
Net 519 "/Non volatile memories/SD_DAT3" "SD_DAT3"
U1 C17
J1 2
Net 520 "/FPGA Spartan6/SD_DAT2" "SD_DAT2"
J1 1
U1 A17
Net 521 "/Non volatile memories/SD_DAT1" "SD_DAT1"
J1 8
U1 B18
Net 522 "/FPGA Spartan6/SD_DAT0" "SD_DAT0"
J1 7
U1 A18
Net 523 "/DDR Banks/M1_A6" "M1_A6"
U3 37
RP6 2
Net 524 "/DDR Banks/M1_A5" "M1_A5"
U3 36
RP6 3
Net 525 "/DDR Banks/M1_A4" "M1_A4"
U3 35
RP6 4
Net 526 "/FPGA Spartan6/M1_A3" "M1_A3"
U3 32
RP1 5
Net 527 "/FPGA Spartan6/M1_A2" "M1_A2"
RP1 6
U3 31
Net 528 "/FPGA Spartan6/M1_A1" "M1_A1"
RP1 7
U3 30
Net 529 "/FPGA Spartan6/M1_A0" "M1_A0"
U3 29
RP1 8
Net 530 "/FPGA Spartan6/M0_A12" "M0_A12"
RP18 8
U2 42
Net 531 "/FPGA Spartan6/M0_A11" "M0_A11"
RP18 7
U2 41
Net 532 "/FPGA Spartan6/M0_A10" "M0_A10"
RP15 5
U2 28
Net 533 "/DDR Banks/M0_A9" "M0_A9"
U2 40
RP18 6
Net 534 "/FPGA Spartan6/M0_A8" "M0_A8"
U2 39
RP18 5
Net 535 "/DDR Banks/M0_A7" "M0_A7"
U2 38
RP17 8
Net 536 "/FPGA Spartan6/M0_A6" "M0_A6"
RP17 7
U2 37
Net 537 "/DDR Banks/M1_DQ7" "M1_DQ7"
RP4 5
U3 13
Net 538 "/FPGA Spartan6/M1_DQ6" "M1_DQ6"
U3 11
RP4 6
Net 539 "/FPGA Spartan6/M1_DQ5" "M1_DQ5"
RP4 7
U3 10
Net 540 "/FPGA Spartan6/M1_DQ4" "M1_DQ4"
RP4 8
U3 8
Net 541 "/FPGA Spartan6/M1_DQ3" "M1_DQ3"
U3 7
RP5 5
Net 542 "/DDR Banks/M1_DQ2" "M1_DQ2"
U3 5
RP5 6
Net 543 "/FPGA Spartan6/M1_DQ1" "M1_DQ1"
RP5 7
U3 4
Net 544 "/FPGA Spartan6/M1_DQ0" "M1_DQ0"
RP5 8
U3 2
Net 545 "/DDR Banks/M1_A12" "M1_A12"
U3 42
RP7 1
Net 546 "/DDR Banks/M1_A11" "M1_A11"
U3 41
RP7 2
Net 547 "/FPGA Spartan6/M1_A10" "M1_A10"
RP2 5
U3 28
Net 548 "/FPGA Spartan6/M1_A9" "M1_A9"
RP7 3
U3 40
Net 549 "/FPGA Spartan6/M1_A8" "M1_A8"
RP7 4
U3 39
Net 550 "/DDR Banks/M1_A7" "M1_A7"
U3 38
RP6 1
Net 551 "/DDR Banks/M0_DQ1" "M0_DQ1"
U2 4
RP13 7
Net 552 "/FPGA Spartan6/M0_DQ0" "M0_DQ0"
U2 2
RP13 8
Net 553 "/DDR Banks/M0_A5" "M0_A5"
U2 36
RP17 6
Net 554 "/FPGA Spartan6/M0_A4" "M0_A4"
U2 35
RP17 5
Net 555 "/FPGA Spartan6/M0_A3" "M0_A3"
RP14 5
U2 32
Net 556 "/FPGA Spartan6/M0_A2" "M0_A2"
RP14 6
U2 31
Net 557 "/FPGA Spartan6/M0_A1" "M0_A1"
U2 30
RP14 7
Net 558 "/DDR Banks/M0_A0" "M0_A0"
U2 29
RP14 8
Net 559 "/DDR Banks/M0_DQ15" "M0_DQ15"
U2 65
RP10 5
Net 560 "/DDR Banks/M0_DQ14" "M0_DQ14"
RP10 6
U2 63
Net 561 "/FPGA Spartan6/M0_DQ13" "M0_DQ13"
U2 62
RP10 7
Net 562 "/DDR Banks/M0_DQ12" "M0_DQ12"
U2 60
RP10 8
Net 563 "/FPGA Spartan6/M0_DQ11" "M0_DQ11"
U2 59
RP11 5
Net 564 "/DDR Banks/M0_DQ10" "M0_DQ10"
U2 57
RP11 6
Net 565 "/FPGA Spartan6/M0_DQ9" "M0_DQ9"
RP11 7
U2 56
Net 566 "/DDR Banks/M0_DQ8" "M0_DQ8"
U2 54
RP11 8
Net 567 "/FPGA Spartan6/M0_DQ7" "M0_DQ7"
U2 13
RP12 5
Net 568 "/FPGA Spartan6/M0_DQ6" "M0_DQ6"
RP12 6
U2 11
Net 569 "/DDR Banks/M0_DQ5" "M0_DQ5"
RP12 7
U2 10
Net 570 "/FPGA Spartan6/M0_DQ4" "M0_DQ4"
U2 8
RP12 8
Net 571 "/FPGA Spartan6/M0_DQ3" "M0_DQ3"
RP13 5
U2 7
Net 572 "/FPGA Spartan6/M0_DQ2" "M0_DQ2"
U2 5
RP13 6
}
#End